Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_generic_xor2
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_generic_xor2_0/rtl/prim_generic_xor2.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_cdc.u_sync_rom_ctrl.gen_flops.gen_stable_chks.u_mubi_xor.gen_generic.u_impl_generic 100.00 100.00



Module Instance : tb.dut.u_cdc.u_sync_rom_ctrl.gen_flops.gen_stable_chks.u_mubi_xor.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
gen_flops.gen_stable_chks.u_mubi_xor


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_generic_xor2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1511100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_xor2_0/rtl/prim_generic_xor2.sv' or '../src/lowrisc_prim_generic_xor2_0/rtl/prim_generic_xor2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
15 1 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%