Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4430 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
3 |
auto[1] |
43 |
1 |
|
|
T13 |
1 |
|
T91 |
1 |
|
T92 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4395 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
78 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3601 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[1] |
872 |
1 |
|
|
T3 |
2 |
|
T4 |
2 |
|
T7 |
9 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3928 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
545 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3354 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
238 |
1 |
|
|
T14 |
7 |
|
T15 |
9 |
|
T16 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
574 |
1 |
|
|
T3 |
1 |
|
T4 |
2 |
|
T7 |
9 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
220 |
1 |
|
|
T14 |
3 |
|
T15 |
8 |
|
T16 |
1 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
9 |
1 |
|
|
T54 |
1 |
|
T55 |
1 |
|
T157 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
34 |
1 |
|
|
T13 |
1 |
|
T91 |
1 |
|
T92 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4433 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
3 |
auto[1] |
40 |
1 |
|
|
T58 |
1 |
|
T30 |
1 |
|
T90 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4395 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
78 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3601 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[1] |
872 |
1 |
|
|
T3 |
2 |
|
T4 |
2 |
|
T7 |
9 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3928 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
545 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3354 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
242 |
1 |
|
|
T14 |
7 |
|
T15 |
9 |
|
T16 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
574 |
1 |
|
|
T3 |
1 |
|
T4 |
2 |
|
T7 |
9 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
220 |
1 |
|
|
T14 |
3 |
|
T15 |
8 |
|
T16 |
1 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
5 |
1 |
|
|
T54 |
1 |
|
T157 |
2 |
|
T158 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
35 |
1 |
|
|
T58 |
1 |
|
T30 |
1 |
|
T90 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4439 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
34 |
1 |
|
|
T3 |
1 |
|
T30 |
1 |
|
T93 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4395 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
78 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3601 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[1] |
872 |
1 |
|
|
T3 |
2 |
|
T4 |
2 |
|
T7 |
9 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3928 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
545 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3354 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
242 |
1 |
|
|
T14 |
7 |
|
T15 |
9 |
|
T16 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
574 |
1 |
|
|
T3 |
1 |
|
T4 |
2 |
|
T7 |
9 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
220 |
1 |
|
|
T14 |
3 |
|
T15 |
8 |
|
T16 |
1 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
5 |
1 |
|
|
T157 |
2 |
|
T158 |
1 |
|
T159 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
29 |
1 |
|
|
T3 |
1 |
|
T30 |
1 |
|
T93 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4434 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
39 |
1 |
|
|
T3 |
1 |
|
T13 |
1 |
|
T58 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4395 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
78 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3601 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[1] |
872 |
1 |
|
|
T3 |
2 |
|
T4 |
2 |
|
T7 |
9 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3928 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
545 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3354 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
242 |
1 |
|
|
T14 |
7 |
|
T15 |
9 |
|
T16 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
574 |
1 |
|
|
T3 |
1 |
|
T4 |
2 |
|
T7 |
9 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
220 |
1 |
|
|
T14 |
3 |
|
T15 |
8 |
|
T16 |
1 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
5 |
1 |
|
|
T55 |
1 |
|
T157 |
1 |
|
T159 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
34 |
1 |
|
|
T3 |
1 |
|
T13 |
1 |
|
T58 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4435 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
38 |
1 |
|
|
T3 |
1 |
|
T30 |
1 |
|
T92 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4395 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
78 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3601 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[1] |
872 |
1 |
|
|
T3 |
2 |
|
T4 |
2 |
|
T7 |
9 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3928 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
545 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3354 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
237 |
1 |
|
|
T14 |
7 |
|
T15 |
9 |
|
T16 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
574 |
1 |
|
|
T3 |
1 |
|
T4 |
2 |
|
T7 |
9 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
220 |
1 |
|
|
T14 |
3 |
|
T15 |
8 |
|
T16 |
1 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
10 |
1 |
|
|
T54 |
1 |
|
T55 |
1 |
|
T157 |
3 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
28 |
1 |
|
|
T3 |
1 |
|
T30 |
1 |
|
T92 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4432 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
3 |
auto[1] |
41 |
1 |
|
|
T12 |
1 |
|
T13 |
1 |
|
T91 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4395 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
78 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3601 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[1] |
872 |
1 |
|
|
T3 |
2 |
|
T4 |
2 |
|
T7 |
9 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3928 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
auto[1] |
545 |
1 |
|
|
T3 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3354 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
241 |
1 |
|
|
T14 |
7 |
|
T15 |
9 |
|
T16 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
574 |
1 |
|
|
T3 |
1 |
|
T4 |
2 |
|
T7 |
9 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
220 |
1 |
|
|
T14 |
3 |
|
T15 |
8 |
|
T16 |
1 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T55 |
1 |
|
T157 |
2 |
|
T158 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
35 |
1 |
|
|
T12 |
1 |
|
T13 |
1 |
|
T91 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |