Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT3,T12,T13
01CoveredT1,T2,T3
10CoveredT31,T50,T51

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 2288770 159 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 2288770 15075 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 2288770 144500 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 2288770 15075 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 2288770 159 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 2288770 15075 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 2288770 144500 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 2288770 15075 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2288770 159 0 0
T3 2067 1 0 0
T4 1912 0 0 0
T5 2317 0 0 0
T6 1547 0 0 0
T7 3746 0 0 0
T8 7566 0 0 0
T9 15304 0 0 0
T10 4719 0 0 0
T11 15156 0 0 0
T12 2560 0 0 0
T13 0 1 0 0
T30 0 1 0 0
T31 0 1 0 0
T50 0 1 0 0
T51 0 2 0 0
T58 0 1 0 0
T90 0 1 0 0
T91 0 1 0 0
T92 0 1 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2288770 15075 0 0
T3 2067 12 0 0
T4 1912 0 0 0
T5 2317 0 0 0
T6 1547 0 0 0
T7 3746 0 0 0
T8 7566 0 0 0
T9 15304 0 0 0
T10 4719 0 0 0
T11 15156 0 0 0
T12 2560 0 0 0
T13 0 10 0 0
T30 0 11 0 0
T31 0 218 0 0
T50 0 135 0 0
T51 0 507 0 0
T58 0 13 0 0
T90 0 11 0 0
T91 0 12 0 0
T92 0 13 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2288770 144500 0 0
T3 2067 1273 0 0
T4 1912 0 0 0
T5 2317 0 0 0
T6 1547 0 0 0
T7 3746 0 0 0
T8 7566 0 0 0
T9 15304 0 0 0
T10 4719 0 0 0
T11 15156 0 0 0
T12 2560 1628 0 0
T13 0 1188 0 0
T14 0 1823 0 0
T15 0 1042 0 0
T30 0 1550 0 0
T31 0 144 0 0
T58 0 1649 0 0
T90 0 1224 0 0
T91 0 1199 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2288770 15075 0 0
T3 2067 12 0 0
T4 1912 0 0 0
T5 2317 0 0 0
T6 1547 0 0 0
T7 3746 0 0 0
T8 7566 0 0 0
T9 15304 0 0 0
T10 4719 0 0 0
T11 15156 0 0 0
T12 2560 0 0 0
T13 0 10 0 0
T30 0 11 0 0
T31 0 218 0 0
T50 0 135 0 0
T51 0 507 0 0
T58 0 13 0 0
T90 0 11 0 0
T91 0 12 0 0
T92 0 13 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2288770 159 0 0
T3 2067 1 0 0
T4 1912 0 0 0
T5 2317 0 0 0
T6 1547 0 0 0
T7 3746 0 0 0
T8 7566 0 0 0
T9 15304 0 0 0
T10 4719 0 0 0
T11 15156 0 0 0
T12 2560 0 0 0
T13 0 1 0 0
T30 0 1 0 0
T31 0 1 0 0
T50 0 1 0 0
T51 0 2 0 0
T58 0 1 0 0
T90 0 1 0 0
T91 0 1 0 0
T92 0 1 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2288770 15075 0 0
T3 2067 12 0 0
T4 1912 0 0 0
T5 2317 0 0 0
T6 1547 0 0 0
T7 3746 0 0 0
T8 7566 0 0 0
T9 15304 0 0 0
T10 4719 0 0 0
T11 15156 0 0 0
T12 2560 0 0 0
T13 0 10 0 0
T30 0 11 0 0
T31 0 218 0 0
T50 0 135 0 0
T51 0 507 0 0
T58 0 13 0 0
T90 0 11 0 0
T91 0 12 0 0
T92 0 13 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2288770 144500 0 0
T3 2067 1273 0 0
T4 1912 0 0 0
T5 2317 0 0 0
T6 1547 0 0 0
T7 3746 0 0 0
T8 7566 0 0 0
T9 15304 0 0 0
T10 4719 0 0 0
T11 15156 0 0 0
T12 2560 1628 0 0
T13 0 1188 0 0
T14 0 1823 0 0
T15 0 1042 0 0
T30 0 1550 0 0
T31 0 144 0 0
T58 0 1649 0 0
T90 0 1224 0 0
T91 0 1199 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2288770 15075 0 0
T3 2067 12 0 0
T4 1912 0 0 0
T5 2317 0 0 0
T6 1547 0 0 0
T7 3746 0 0 0
T8 7566 0 0 0
T9 15304 0 0 0
T10 4719 0 0 0
T11 15156 0 0 0
T12 2560 0 0 0
T13 0 10 0 0
T30 0 11 0 0
T31 0 218 0 0
T50 0 135 0 0
T51 0 507 0 0
T58 0 13 0 0
T90 0 11 0 0
T91 0 12 0 0
T92 0 13 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%