Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T12,T13 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T31,T50,T51 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2288770 |
159 |
0 |
0 |
T3 |
2067 |
1 |
0 |
0 |
T4 |
1912 |
0 |
0 |
0 |
T5 |
2317 |
0 |
0 |
0 |
T6 |
1547 |
0 |
0 |
0 |
T7 |
3746 |
0 |
0 |
0 |
T8 |
7566 |
0 |
0 |
0 |
T9 |
15304 |
0 |
0 |
0 |
T10 |
4719 |
0 |
0 |
0 |
T11 |
15156 |
0 |
0 |
0 |
T12 |
2560 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T92 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2288770 |
15075 |
0 |
0 |
T3 |
2067 |
12 |
0 |
0 |
T4 |
1912 |
0 |
0 |
0 |
T5 |
2317 |
0 |
0 |
0 |
T6 |
1547 |
0 |
0 |
0 |
T7 |
3746 |
0 |
0 |
0 |
T8 |
7566 |
0 |
0 |
0 |
T9 |
15304 |
0 |
0 |
0 |
T10 |
4719 |
0 |
0 |
0 |
T11 |
15156 |
0 |
0 |
0 |
T12 |
2560 |
0 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T30 |
0 |
11 |
0 |
0 |
T31 |
0 |
218 |
0 |
0 |
T50 |
0 |
135 |
0 |
0 |
T51 |
0 |
507 |
0 |
0 |
T58 |
0 |
13 |
0 |
0 |
T90 |
0 |
11 |
0 |
0 |
T91 |
0 |
12 |
0 |
0 |
T92 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2288770 |
144500 |
0 |
0 |
T3 |
2067 |
1273 |
0 |
0 |
T4 |
1912 |
0 |
0 |
0 |
T5 |
2317 |
0 |
0 |
0 |
T6 |
1547 |
0 |
0 |
0 |
T7 |
3746 |
0 |
0 |
0 |
T8 |
7566 |
0 |
0 |
0 |
T9 |
15304 |
0 |
0 |
0 |
T10 |
4719 |
0 |
0 |
0 |
T11 |
15156 |
0 |
0 |
0 |
T12 |
2560 |
1628 |
0 |
0 |
T13 |
0 |
1188 |
0 |
0 |
T14 |
0 |
1823 |
0 |
0 |
T15 |
0 |
1042 |
0 |
0 |
T30 |
0 |
1550 |
0 |
0 |
T31 |
0 |
144 |
0 |
0 |
T58 |
0 |
1649 |
0 |
0 |
T90 |
0 |
1224 |
0 |
0 |
T91 |
0 |
1199 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2288770 |
15075 |
0 |
0 |
T3 |
2067 |
12 |
0 |
0 |
T4 |
1912 |
0 |
0 |
0 |
T5 |
2317 |
0 |
0 |
0 |
T6 |
1547 |
0 |
0 |
0 |
T7 |
3746 |
0 |
0 |
0 |
T8 |
7566 |
0 |
0 |
0 |
T9 |
15304 |
0 |
0 |
0 |
T10 |
4719 |
0 |
0 |
0 |
T11 |
15156 |
0 |
0 |
0 |
T12 |
2560 |
0 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T30 |
0 |
11 |
0 |
0 |
T31 |
0 |
218 |
0 |
0 |
T50 |
0 |
135 |
0 |
0 |
T51 |
0 |
507 |
0 |
0 |
T58 |
0 |
13 |
0 |
0 |
T90 |
0 |
11 |
0 |
0 |
T91 |
0 |
12 |
0 |
0 |
T92 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2288770 |
159 |
0 |
0 |
T3 |
2067 |
1 |
0 |
0 |
T4 |
1912 |
0 |
0 |
0 |
T5 |
2317 |
0 |
0 |
0 |
T6 |
1547 |
0 |
0 |
0 |
T7 |
3746 |
0 |
0 |
0 |
T8 |
7566 |
0 |
0 |
0 |
T9 |
15304 |
0 |
0 |
0 |
T10 |
4719 |
0 |
0 |
0 |
T11 |
15156 |
0 |
0 |
0 |
T12 |
2560 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
T92 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2288770 |
15075 |
0 |
0 |
T3 |
2067 |
12 |
0 |
0 |
T4 |
1912 |
0 |
0 |
0 |
T5 |
2317 |
0 |
0 |
0 |
T6 |
1547 |
0 |
0 |
0 |
T7 |
3746 |
0 |
0 |
0 |
T8 |
7566 |
0 |
0 |
0 |
T9 |
15304 |
0 |
0 |
0 |
T10 |
4719 |
0 |
0 |
0 |
T11 |
15156 |
0 |
0 |
0 |
T12 |
2560 |
0 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T30 |
0 |
11 |
0 |
0 |
T31 |
0 |
218 |
0 |
0 |
T50 |
0 |
135 |
0 |
0 |
T51 |
0 |
507 |
0 |
0 |
T58 |
0 |
13 |
0 |
0 |
T90 |
0 |
11 |
0 |
0 |
T91 |
0 |
12 |
0 |
0 |
T92 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2288770 |
144500 |
0 |
0 |
T3 |
2067 |
1273 |
0 |
0 |
T4 |
1912 |
0 |
0 |
0 |
T5 |
2317 |
0 |
0 |
0 |
T6 |
1547 |
0 |
0 |
0 |
T7 |
3746 |
0 |
0 |
0 |
T8 |
7566 |
0 |
0 |
0 |
T9 |
15304 |
0 |
0 |
0 |
T10 |
4719 |
0 |
0 |
0 |
T11 |
15156 |
0 |
0 |
0 |
T12 |
2560 |
1628 |
0 |
0 |
T13 |
0 |
1188 |
0 |
0 |
T14 |
0 |
1823 |
0 |
0 |
T15 |
0 |
1042 |
0 |
0 |
T30 |
0 |
1550 |
0 |
0 |
T31 |
0 |
144 |
0 |
0 |
T58 |
0 |
1649 |
0 |
0 |
T90 |
0 |
1224 |
0 |
0 |
T91 |
0 |
1199 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2288770 |
15075 |
0 |
0 |
T3 |
2067 |
12 |
0 |
0 |
T4 |
1912 |
0 |
0 |
0 |
T5 |
2317 |
0 |
0 |
0 |
T6 |
1547 |
0 |
0 |
0 |
T7 |
3746 |
0 |
0 |
0 |
T8 |
7566 |
0 |
0 |
0 |
T9 |
15304 |
0 |
0 |
0 |
T10 |
4719 |
0 |
0 |
0 |
T11 |
15156 |
0 |
0 |
0 |
T12 |
2560 |
0 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T30 |
0 |
11 |
0 |
0 |
T31 |
0 |
218 |
0 |
0 |
T50 |
0 |
135 |
0 |
0 |
T51 |
0 |
507 |
0 |
0 |
T58 |
0 |
13 |
0 |
0 |
T90 |
0 |
11 |
0 |
0 |
T91 |
0 |
12 |
0 |
0 |
T92 |
0 |
13 |
0 |
0 |