Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T12,T13 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T31,T50,T51 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
305288 |
83 |
0 |
0 |
| T3 |
188 |
1 |
0 |
0 |
| T4 |
1503 |
0 |
0 |
0 |
| T5 |
218 |
0 |
0 |
0 |
| T6 |
531 |
0 |
0 |
0 |
| T7 |
445 |
0 |
0 |
0 |
| T8 |
726 |
0 |
0 |
0 |
| T9 |
362 |
0 |
0 |
0 |
| T10 |
344 |
0 |
0 |
0 |
| T11 |
340 |
0 |
0 |
0 |
| T12 |
201 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
305288 |
2704 |
0 |
0 |
| T3 |
188 |
9 |
0 |
0 |
| T4 |
1503 |
0 |
0 |
0 |
| T5 |
218 |
0 |
0 |
0 |
| T6 |
531 |
0 |
0 |
0 |
| T7 |
445 |
0 |
0 |
0 |
| T8 |
726 |
0 |
0 |
0 |
| T9 |
362 |
0 |
0 |
0 |
| T10 |
344 |
0 |
0 |
0 |
| T11 |
340 |
0 |
0 |
0 |
| T12 |
201 |
9 |
0 |
0 |
| T13 |
0 |
10 |
0 |
0 |
| T30 |
0 |
9 |
0 |
0 |
| T31 |
0 |
9 |
0 |
0 |
| T50 |
0 |
9 |
0 |
0 |
| T58 |
0 |
9 |
0 |
0 |
| T90 |
0 |
8 |
0 |
0 |
| T91 |
0 |
8 |
0 |
0 |
| T92 |
0 |
7 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
305288 |
83 |
0 |
0 |
| T3 |
188 |
1 |
0 |
0 |
| T4 |
1503 |
0 |
0 |
0 |
| T5 |
218 |
0 |
0 |
0 |
| T6 |
531 |
0 |
0 |
0 |
| T7 |
445 |
0 |
0 |
0 |
| T8 |
726 |
0 |
0 |
0 |
| T9 |
362 |
0 |
0 |
0 |
| T10 |
344 |
0 |
0 |
0 |
| T11 |
340 |
0 |
0 |
0 |
| T12 |
201 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
305288 |
2704 |
0 |
0 |
| T3 |
188 |
9 |
0 |
0 |
| T4 |
1503 |
0 |
0 |
0 |
| T5 |
218 |
0 |
0 |
0 |
| T6 |
531 |
0 |
0 |
0 |
| T7 |
445 |
0 |
0 |
0 |
| T8 |
726 |
0 |
0 |
0 |
| T9 |
362 |
0 |
0 |
0 |
| T10 |
344 |
0 |
0 |
0 |
| T11 |
340 |
0 |
0 |
0 |
| T12 |
201 |
9 |
0 |
0 |
| T13 |
0 |
10 |
0 |
0 |
| T30 |
0 |
9 |
0 |
0 |
| T31 |
0 |
9 |
0 |
0 |
| T50 |
0 |
9 |
0 |
0 |
| T58 |
0 |
9 |
0 |
0 |
| T90 |
0 |
8 |
0 |
0 |
| T91 |
0 |
8 |
0 |
0 |
| T92 |
0 |
7 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
305288 |
111 |
0 |
0 |
| T14 |
213 |
3 |
0 |
0 |
| T15 |
881 |
0 |
0 |
0 |
| T16 |
248 |
0 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
365 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T62 |
0 |
3 |
0 |
0 |
| T91 |
288 |
0 |
0 |
0 |
| T92 |
224 |
0 |
0 |
0 |
| T94 |
0 |
1 |
0 |
0 |
| T95 |
0 |
1 |
0 |
0 |
| T96 |
0 |
8 |
0 |
0 |
| T97 |
512 |
0 |
0 |
0 |
| T98 |
240 |
0 |
0 |
0 |
| T99 |
352 |
0 |
0 |
0 |
| T100 |
568 |
0 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
305288 |
83 |
0 |
0 |
| T3 |
188 |
1 |
0 |
0 |
| T4 |
1503 |
0 |
0 |
0 |
| T5 |
218 |
0 |
0 |
0 |
| T6 |
531 |
0 |
0 |
0 |
| T7 |
445 |
0 |
0 |
0 |
| T8 |
726 |
0 |
0 |
0 |
| T9 |
362 |
0 |
0 |
0 |
| T10 |
344 |
0 |
0 |
0 |
| T11 |
340 |
0 |
0 |
0 |
| T12 |
201 |
1 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T58 |
0 |
1 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
305288 |
2704 |
0 |
0 |
| T3 |
188 |
9 |
0 |
0 |
| T4 |
1503 |
0 |
0 |
0 |
| T5 |
218 |
0 |
0 |
0 |
| T6 |
531 |
0 |
0 |
0 |
| T7 |
445 |
0 |
0 |
0 |
| T8 |
726 |
0 |
0 |
0 |
| T9 |
362 |
0 |
0 |
0 |
| T10 |
344 |
0 |
0 |
0 |
| T11 |
340 |
0 |
0 |
0 |
| T12 |
201 |
9 |
0 |
0 |
| T13 |
0 |
10 |
0 |
0 |
| T30 |
0 |
9 |
0 |
0 |
| T31 |
0 |
9 |
0 |
0 |
| T50 |
0 |
9 |
0 |
0 |
| T58 |
0 |
9 |
0 |
0 |
| T90 |
0 |
8 |
0 |
0 |
| T91 |
0 |
8 |
0 |
0 |
| T92 |
0 |
7 |
0 |
0 |