Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T6,T48 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2248419 |
138 |
0 |
0 |
T5 |
3061 |
1 |
0 |
0 |
T6 |
1625 |
1 |
0 |
0 |
T7 |
4823 |
0 |
0 |
0 |
T8 |
1235 |
1 |
0 |
0 |
T9 |
4354 |
0 |
0 |
0 |
T10 |
2543 |
0 |
0 |
0 |
T15 |
1037 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T47 |
5015 |
0 |
0 |
0 |
T48 |
1502 |
1 |
0 |
0 |
T50 |
2164 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T88 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2248419 |
12956 |
0 |
0 |
T5 |
3061 |
223 |
0 |
0 |
T6 |
1625 |
115 |
0 |
0 |
T7 |
4823 |
0 |
0 |
0 |
T8 |
1235 |
12 |
0 |
0 |
T9 |
4354 |
0 |
0 |
0 |
T10 |
2543 |
0 |
0 |
0 |
T15 |
1037 |
12 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T47 |
5015 |
0 |
0 |
0 |
T48 |
1502 |
84 |
0 |
0 |
T50 |
2164 |
105 |
0 |
0 |
T67 |
0 |
10 |
0 |
0 |
T69 |
0 |
11 |
0 |
0 |
T88 |
0 |
381 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2248419 |
144767 |
0 |
0 |
T5 |
3061 |
592 |
0 |
0 |
T6 |
1625 |
66 |
0 |
0 |
T7 |
4823 |
0 |
0 |
0 |
T8 |
1235 |
952 |
0 |
0 |
T9 |
4354 |
0 |
0 |
0 |
T10 |
2543 |
2096 |
0 |
0 |
T14 |
0 |
1204 |
0 |
0 |
T15 |
1037 |
754 |
0 |
0 |
T24 |
0 |
1072 |
0 |
0 |
T47 |
5015 |
0 |
0 |
0 |
T48 |
1502 |
55 |
0 |
0 |
T50 |
2164 |
91 |
0 |
0 |
T88 |
0 |
797 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2248419 |
12956 |
0 |
0 |
T5 |
3061 |
223 |
0 |
0 |
T6 |
1625 |
115 |
0 |
0 |
T7 |
4823 |
0 |
0 |
0 |
T8 |
1235 |
12 |
0 |
0 |
T9 |
4354 |
0 |
0 |
0 |
T10 |
2543 |
0 |
0 |
0 |
T15 |
1037 |
12 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T47 |
5015 |
0 |
0 |
0 |
T48 |
1502 |
84 |
0 |
0 |
T50 |
2164 |
105 |
0 |
0 |
T67 |
0 |
10 |
0 |
0 |
T69 |
0 |
11 |
0 |
0 |
T88 |
0 |
381 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2248419 |
138 |
0 |
0 |
T5 |
3061 |
1 |
0 |
0 |
T6 |
1625 |
1 |
0 |
0 |
T7 |
4823 |
0 |
0 |
0 |
T8 |
1235 |
1 |
0 |
0 |
T9 |
4354 |
0 |
0 |
0 |
T10 |
2543 |
0 |
0 |
0 |
T15 |
1037 |
1 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T47 |
5015 |
0 |
0 |
0 |
T48 |
1502 |
1 |
0 |
0 |
T50 |
2164 |
1 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T88 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2248419 |
12956 |
0 |
0 |
T5 |
3061 |
223 |
0 |
0 |
T6 |
1625 |
115 |
0 |
0 |
T7 |
4823 |
0 |
0 |
0 |
T8 |
1235 |
12 |
0 |
0 |
T9 |
4354 |
0 |
0 |
0 |
T10 |
2543 |
0 |
0 |
0 |
T15 |
1037 |
12 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T47 |
5015 |
0 |
0 |
0 |
T48 |
1502 |
84 |
0 |
0 |
T50 |
2164 |
105 |
0 |
0 |
T67 |
0 |
10 |
0 |
0 |
T69 |
0 |
11 |
0 |
0 |
T88 |
0 |
381 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2248419 |
144767 |
0 |
0 |
T5 |
3061 |
592 |
0 |
0 |
T6 |
1625 |
66 |
0 |
0 |
T7 |
4823 |
0 |
0 |
0 |
T8 |
1235 |
952 |
0 |
0 |
T9 |
4354 |
0 |
0 |
0 |
T10 |
2543 |
2096 |
0 |
0 |
T14 |
0 |
1204 |
0 |
0 |
T15 |
1037 |
754 |
0 |
0 |
T24 |
0 |
1072 |
0 |
0 |
T47 |
5015 |
0 |
0 |
0 |
T48 |
1502 |
55 |
0 |
0 |
T50 |
2164 |
91 |
0 |
0 |
T88 |
0 |
797 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2248419 |
12956 |
0 |
0 |
T5 |
3061 |
223 |
0 |
0 |
T6 |
1625 |
115 |
0 |
0 |
T7 |
4823 |
0 |
0 |
0 |
T8 |
1235 |
12 |
0 |
0 |
T9 |
4354 |
0 |
0 |
0 |
T10 |
2543 |
0 |
0 |
0 |
T15 |
1037 |
12 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T47 |
5015 |
0 |
0 |
0 |
T48 |
1502 |
84 |
0 |
0 |
T50 |
2164 |
105 |
0 |
0 |
T67 |
0 |
10 |
0 |
0 |
T69 |
0 |
11 |
0 |
0 |
T88 |
0 |
381 |
0 |
0 |