Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T6,T48 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309997 |
75 |
0 |
0 |
T8 |
384 |
1 |
0 |
0 |
T9 |
462 |
0 |
0 |
0 |
T10 |
408 |
3 |
0 |
0 |
T14 |
201 |
0 |
0 |
0 |
T15 |
338 |
1 |
0 |
0 |
T16 |
650 |
0 |
0 |
0 |
T18 |
436 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T47 |
378 |
0 |
0 |
0 |
T48 |
485 |
0 |
0 |
0 |
T50 |
387 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309997 |
2029 |
0 |
0 |
T5 |
296 |
7 |
0 |
0 |
T6 |
2365 |
183 |
0 |
0 |
T7 |
366 |
0 |
0 |
0 |
T8 |
384 |
11 |
0 |
0 |
T9 |
462 |
0 |
0 |
0 |
T10 |
408 |
29 |
0 |
0 |
T15 |
338 |
11 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T47 |
378 |
0 |
0 |
0 |
T48 |
485 |
13 |
0 |
0 |
T50 |
387 |
9 |
0 |
0 |
T88 |
0 |
30 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309997 |
75 |
0 |
0 |
T8 |
384 |
1 |
0 |
0 |
T9 |
462 |
0 |
0 |
0 |
T10 |
408 |
3 |
0 |
0 |
T14 |
201 |
0 |
0 |
0 |
T15 |
338 |
1 |
0 |
0 |
T16 |
650 |
0 |
0 |
0 |
T18 |
436 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T47 |
378 |
0 |
0 |
0 |
T48 |
485 |
0 |
0 |
0 |
T50 |
387 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309997 |
2029 |
0 |
0 |
T5 |
296 |
7 |
0 |
0 |
T6 |
2365 |
183 |
0 |
0 |
T7 |
366 |
0 |
0 |
0 |
T8 |
384 |
11 |
0 |
0 |
T9 |
462 |
0 |
0 |
0 |
T10 |
408 |
29 |
0 |
0 |
T15 |
338 |
11 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T47 |
378 |
0 |
0 |
0 |
T48 |
485 |
13 |
0 |
0 |
T50 |
387 |
9 |
0 |
0 |
T88 |
0 |
30 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309997 |
117 |
0 |
0 |
T10 |
408 |
2 |
0 |
0 |
T14 |
201 |
5 |
0 |
0 |
T15 |
338 |
0 |
0 |
0 |
T16 |
650 |
0 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T18 |
436 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
394 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T47 |
378 |
0 |
0 |
0 |
T48 |
485 |
0 |
0 |
0 |
T50 |
387 |
0 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T59 |
0 |
8 |
0 |
0 |
T91 |
0 |
4 |
0 |
0 |
T92 |
0 |
1 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T94 |
862 |
0 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309997 |
75 |
0 |
0 |
T8 |
384 |
1 |
0 |
0 |
T9 |
462 |
0 |
0 |
0 |
T10 |
408 |
3 |
0 |
0 |
T14 |
201 |
0 |
0 |
0 |
T15 |
338 |
1 |
0 |
0 |
T16 |
650 |
0 |
0 |
0 |
T18 |
436 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T47 |
378 |
0 |
0 |
0 |
T48 |
485 |
0 |
0 |
0 |
T50 |
387 |
0 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309997 |
2029 |
0 |
0 |
T5 |
296 |
7 |
0 |
0 |
T6 |
2365 |
183 |
0 |
0 |
T7 |
366 |
0 |
0 |
0 |
T8 |
384 |
11 |
0 |
0 |
T9 |
462 |
0 |
0 |
0 |
T10 |
408 |
29 |
0 |
0 |
T15 |
338 |
11 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T47 |
378 |
0 |
0 |
0 |
T48 |
485 |
13 |
0 |
0 |
T50 |
387 |
9 |
0 |
0 |
T88 |
0 |
30 |
0 |
0 |