Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4549 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
44 |
1 |
|
|
T7 |
1 |
|
T67 |
1 |
|
T25 |
2 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4516 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
77 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T54 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3598 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[1] |
995 |
1 |
|
|
T3 |
12 |
|
T5 |
2 |
|
T6 |
12 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3916 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
677 |
1 |
|
|
T5 |
3 |
|
T6 |
17 |
|
T7 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3290 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
304 |
1 |
|
|
T5 |
1 |
|
T6 |
5 |
|
T14 |
5 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
626 |
1 |
|
|
T3 |
12 |
|
T7 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
292 |
1 |
|
|
T5 |
2 |
|
T6 |
12 |
|
T14 |
5 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T25 |
1 |
|
T51 |
1 |
|
T147 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
40 |
1 |
|
|
T7 |
1 |
|
T67 |
1 |
|
T25 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4557 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
36 |
1 |
|
|
T53 |
1 |
|
T25 |
1 |
|
T91 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4516 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
77 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T54 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3598 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[1] |
995 |
1 |
|
|
T3 |
12 |
|
T5 |
2 |
|
T6 |
12 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3916 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
677 |
1 |
|
|
T5 |
3 |
|
T6 |
17 |
|
T7 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3290 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
305 |
1 |
|
|
T5 |
1 |
|
T6 |
5 |
|
T14 |
5 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
626 |
1 |
|
|
T3 |
12 |
|
T7 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
292 |
1 |
|
|
T5 |
2 |
|
T6 |
12 |
|
T14 |
5 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T51 |
1 |
|
T148 |
1 |
|
T149 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
33 |
1 |
|
|
T53 |
1 |
|
T25 |
1 |
|
T91 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4558 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
35 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T54 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4516 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
77 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T54 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3598 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[1] |
995 |
1 |
|
|
T3 |
12 |
|
T5 |
2 |
|
T6 |
12 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3916 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
677 |
1 |
|
|
T5 |
3 |
|
T6 |
17 |
|
T7 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3290 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
305 |
1 |
|
|
T5 |
1 |
|
T6 |
5 |
|
T14 |
5 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
626 |
1 |
|
|
T3 |
12 |
|
T7 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
292 |
1 |
|
|
T5 |
2 |
|
T6 |
12 |
|
T14 |
5 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T25 |
1 |
|
T148 |
1 |
|
T149 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
32 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T54 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4551 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
42 |
1 |
|
|
T53 |
1 |
|
T54 |
1 |
|
T67 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4516 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
77 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T54 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3598 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[1] |
995 |
1 |
|
|
T3 |
12 |
|
T5 |
2 |
|
T6 |
12 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3916 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
677 |
1 |
|
|
T5 |
3 |
|
T6 |
17 |
|
T7 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3290 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
305 |
1 |
|
|
T5 |
1 |
|
T6 |
5 |
|
T14 |
5 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
626 |
1 |
|
|
T3 |
12 |
|
T7 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
292 |
1 |
|
|
T5 |
2 |
|
T6 |
12 |
|
T14 |
5 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T49 |
1 |
|
T147 |
1 |
|
T149 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
39 |
1 |
|
|
T53 |
1 |
|
T54 |
1 |
|
T67 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4555 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
38 |
1 |
|
|
T7 |
1 |
|
T54 |
1 |
|
T93 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4516 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
77 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T54 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3598 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[1] |
995 |
1 |
|
|
T3 |
12 |
|
T5 |
2 |
|
T6 |
12 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3916 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
677 |
1 |
|
|
T5 |
3 |
|
T6 |
17 |
|
T7 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3290 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
305 |
1 |
|
|
T5 |
1 |
|
T6 |
5 |
|
T14 |
5 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
626 |
1 |
|
|
T3 |
12 |
|
T7 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
292 |
1 |
|
|
T5 |
2 |
|
T6 |
12 |
|
T14 |
5 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T51 |
1 |
|
T147 |
2 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
35 |
1 |
|
|
T7 |
1 |
|
T54 |
1 |
|
T93 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4555 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
38 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T67 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4516 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
77 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T54 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3598 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[1] |
995 |
1 |
|
|
T3 |
12 |
|
T5 |
2 |
|
T6 |
12 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3916 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
20 |
auto[1] |
677 |
1 |
|
|
T5 |
3 |
|
T6 |
17 |
|
T7 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3290 |
1 |
|
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
8 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
304 |
1 |
|
|
T5 |
1 |
|
T6 |
5 |
|
T14 |
5 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
626 |
1 |
|
|
T3 |
12 |
|
T7 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
292 |
1 |
|
|
T5 |
2 |
|
T6 |
12 |
|
T14 |
5 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T25 |
1 |
|
T150 |
1 |
|
T149 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
34 |
1 |
|
|
T7 |
1 |
|
T53 |
1 |
|
T67 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |