Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T29,T30,T48 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
309551 |
74 |
0 |
0 |
| T7 |
269 |
1 |
0 |
0 |
| T8 |
1011 |
0 |
0 |
0 |
| T9 |
436 |
0 |
0 |
0 |
| T10 |
270 |
0 |
0 |
0 |
| T11 |
272 |
0 |
0 |
0 |
| T14 |
234 |
0 |
0 |
0 |
| T20 |
801 |
0 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
369 |
0 |
0 |
0 |
| T29 |
351 |
0 |
0 |
0 |
| T46 |
350 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T94 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
309551 |
2768 |
0 |
0 |
| T7 |
269 |
10 |
0 |
0 |
| T8 |
1011 |
0 |
0 |
0 |
| T9 |
436 |
0 |
0 |
0 |
| T10 |
270 |
0 |
0 |
0 |
| T11 |
272 |
0 |
0 |
0 |
| T14 |
234 |
0 |
0 |
0 |
| T20 |
801 |
0 |
0 |
0 |
| T25 |
0 |
18 |
0 |
0 |
| T28 |
369 |
0 |
0 |
0 |
| T29 |
351 |
18 |
0 |
0 |
| T30 |
0 |
27 |
0 |
0 |
| T46 |
350 |
0 |
0 |
0 |
| T48 |
0 |
35 |
0 |
0 |
| T53 |
0 |
34 |
0 |
0 |
| T54 |
0 |
11 |
0 |
0 |
| T67 |
0 |
18 |
0 |
0 |
| T88 |
0 |
32 |
0 |
0 |
| T89 |
0 |
30 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
309551 |
74 |
0 |
0 |
| T7 |
269 |
1 |
0 |
0 |
| T8 |
1011 |
0 |
0 |
0 |
| T9 |
436 |
0 |
0 |
0 |
| T10 |
270 |
0 |
0 |
0 |
| T11 |
272 |
0 |
0 |
0 |
| T14 |
234 |
0 |
0 |
0 |
| T20 |
801 |
0 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
369 |
0 |
0 |
0 |
| T29 |
351 |
0 |
0 |
0 |
| T46 |
350 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T94 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
309551 |
2768 |
0 |
0 |
| T7 |
269 |
10 |
0 |
0 |
| T8 |
1011 |
0 |
0 |
0 |
| T9 |
436 |
0 |
0 |
0 |
| T10 |
270 |
0 |
0 |
0 |
| T11 |
272 |
0 |
0 |
0 |
| T14 |
234 |
0 |
0 |
0 |
| T20 |
801 |
0 |
0 |
0 |
| T25 |
0 |
18 |
0 |
0 |
| T28 |
369 |
0 |
0 |
0 |
| T29 |
351 |
18 |
0 |
0 |
| T30 |
0 |
27 |
0 |
0 |
| T46 |
350 |
0 |
0 |
0 |
| T48 |
0 |
35 |
0 |
0 |
| T53 |
0 |
34 |
0 |
0 |
| T54 |
0 |
11 |
0 |
0 |
| T67 |
0 |
18 |
0 |
0 |
| T88 |
0 |
32 |
0 |
0 |
| T89 |
0 |
30 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
309551 |
140 |
0 |
0 |
| T6 |
345 |
3 |
0 |
0 |
| T7 |
269 |
0 |
0 |
0 |
| T8 |
1011 |
0 |
0 |
0 |
| T9 |
436 |
0 |
0 |
0 |
| T10 |
270 |
0 |
0 |
0 |
| T11 |
272 |
0 |
0 |
0 |
| T14 |
234 |
5 |
0 |
0 |
| T20 |
801 |
0 |
0 |
0 |
| T28 |
369 |
0 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T46 |
350 |
0 |
0 |
0 |
| T47 |
0 |
8 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
| T89 |
0 |
1 |
0 |
0 |
| T95 |
0 |
1 |
0 |
0 |
| T96 |
0 |
1 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
309551 |
74 |
0 |
0 |
| T7 |
269 |
1 |
0 |
0 |
| T8 |
1011 |
0 |
0 |
0 |
| T9 |
436 |
0 |
0 |
0 |
| T10 |
270 |
0 |
0 |
0 |
| T11 |
272 |
0 |
0 |
0 |
| T14 |
234 |
0 |
0 |
0 |
| T20 |
801 |
0 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
369 |
0 |
0 |
0 |
| T29 |
351 |
0 |
0 |
0 |
| T46 |
350 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
| T94 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
309551 |
2768 |
0 |
0 |
| T7 |
269 |
10 |
0 |
0 |
| T8 |
1011 |
0 |
0 |
0 |
| T9 |
436 |
0 |
0 |
0 |
| T10 |
270 |
0 |
0 |
0 |
| T11 |
272 |
0 |
0 |
0 |
| T14 |
234 |
0 |
0 |
0 |
| T20 |
801 |
0 |
0 |
0 |
| T25 |
0 |
18 |
0 |
0 |
| T28 |
369 |
0 |
0 |
0 |
| T29 |
351 |
18 |
0 |
0 |
| T30 |
0 |
27 |
0 |
0 |
| T46 |
350 |
0 |
0 |
0 |
| T48 |
0 |
35 |
0 |
0 |
| T53 |
0 |
34 |
0 |
0 |
| T54 |
0 |
11 |
0 |
0 |
| T67 |
0 |
18 |
0 |
0 |
| T88 |
0 |
32 |
0 |
0 |
| T89 |
0 |
30 |
0 |
0 |