Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T11,T29 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T29,T32,T30 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
305060 |
87 |
0 |
0 |
T11 |
1466 |
1 |
0 |
0 |
T12 |
155 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T29 |
403 |
0 |
0 |
0 |
T30 |
578 |
0 |
0 |
0 |
T32 |
544 |
0 |
0 |
0 |
T36 |
155 |
0 |
0 |
0 |
T37 |
645 |
0 |
0 |
0 |
T38 |
357 |
0 |
0 |
0 |
T39 |
415 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T85 |
598 |
0 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
305060 |
2830 |
0 |
0 |
T11 |
1466 |
35 |
0 |
0 |
T12 |
155 |
0 |
0 |
0 |
T29 |
403 |
30 |
0 |
0 |
T30 |
578 |
50 |
0 |
0 |
T31 |
0 |
29 |
0 |
0 |
T32 |
544 |
34 |
0 |
0 |
T36 |
155 |
0 |
0 |
0 |
T37 |
645 |
0 |
0 |
0 |
T38 |
357 |
0 |
0 |
0 |
T39 |
415 |
0 |
0 |
0 |
T52 |
0 |
11 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T82 |
0 |
10 |
0 |
0 |
T83 |
0 |
33 |
0 |
0 |
T84 |
0 |
66 |
0 |
0 |
T85 |
598 |
0 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
305060 |
87 |
0 |
0 |
T11 |
1466 |
1 |
0 |
0 |
T12 |
155 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T29 |
403 |
0 |
0 |
0 |
T30 |
578 |
0 |
0 |
0 |
T32 |
544 |
0 |
0 |
0 |
T36 |
155 |
0 |
0 |
0 |
T37 |
645 |
0 |
0 |
0 |
T38 |
357 |
0 |
0 |
0 |
T39 |
415 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T85 |
598 |
0 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
305060 |
2830 |
0 |
0 |
T11 |
1466 |
35 |
0 |
0 |
T12 |
155 |
0 |
0 |
0 |
T29 |
403 |
30 |
0 |
0 |
T30 |
578 |
50 |
0 |
0 |
T31 |
0 |
29 |
0 |
0 |
T32 |
544 |
34 |
0 |
0 |
T36 |
155 |
0 |
0 |
0 |
T37 |
645 |
0 |
0 |
0 |
T38 |
357 |
0 |
0 |
0 |
T39 |
415 |
0 |
0 |
0 |
T52 |
0 |
11 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T82 |
0 |
10 |
0 |
0 |
T83 |
0 |
33 |
0 |
0 |
T84 |
0 |
66 |
0 |
0 |
T85 |
598 |
0 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
305060 |
113 |
0 |
0 |
T5 |
271 |
3 |
0 |
0 |
T6 |
622 |
0 |
0 |
0 |
T7 |
350 |
0 |
0 |
0 |
T8 |
410 |
0 |
0 |
0 |
T9 |
530 |
0 |
0 |
0 |
T10 |
210 |
0 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
335 |
0 |
0 |
0 |
T16 |
363 |
0 |
0 |
0 |
T23 |
1248 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T86 |
355 |
0 |
0 |
0 |
T91 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
305060 |
87 |
0 |
0 |
T11 |
1466 |
1 |
0 |
0 |
T12 |
155 |
0 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T29 |
403 |
0 |
0 |
0 |
T30 |
578 |
0 |
0 |
0 |
T32 |
544 |
0 |
0 |
0 |
T36 |
155 |
0 |
0 |
0 |
T37 |
645 |
0 |
0 |
0 |
T38 |
357 |
0 |
0 |
0 |
T39 |
415 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T85 |
598 |
0 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
305060 |
2830 |
0 |
0 |
T11 |
1466 |
35 |
0 |
0 |
T12 |
155 |
0 |
0 |
0 |
T29 |
403 |
30 |
0 |
0 |
T30 |
578 |
50 |
0 |
0 |
T31 |
0 |
29 |
0 |
0 |
T32 |
544 |
34 |
0 |
0 |
T36 |
155 |
0 |
0 |
0 |
T37 |
645 |
0 |
0 |
0 |
T38 |
357 |
0 |
0 |
0 |
T39 |
415 |
0 |
0 |
0 |
T52 |
0 |
11 |
0 |
0 |
T53 |
0 |
14 |
0 |
0 |
T82 |
0 |
10 |
0 |
0 |
T83 |
0 |
33 |
0 |
0 |
T84 |
0 |
66 |
0 |
0 |
T85 |
598 |
0 |
0 |
0 |