Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T11,T12 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T26,T54,T41 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
151 |
0 |
0 |
T4 |
1519 |
1 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T14 |
1841 |
0 |
0 |
0 |
T23 |
3851 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
13344 |
0 |
0 |
T4 |
1519 |
12 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T14 |
1841 |
0 |
0 |
0 |
T23 |
3851 |
0 |
0 |
0 |
T26 |
0 |
962 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
T41 |
0 |
372 |
0 |
0 |
T47 |
0 |
10 |
0 |
0 |
T50 |
0 |
377 |
0 |
0 |
T54 |
0 |
277 |
0 |
0 |
T78 |
0 |
13 |
0 |
0 |
T79 |
0 |
11 |
0 |
0 |
T80 |
0 |
145 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
134200 |
0 |
0 |
T4 |
1519 |
1059 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T11 |
0 |
531 |
0 |
0 |
T12 |
0 |
689 |
0 |
0 |
T13 |
0 |
1315 |
0 |
0 |
T14 |
1841 |
0 |
0 |
0 |
T23 |
3851 |
0 |
0 |
0 |
T26 |
0 |
959 |
0 |
0 |
T27 |
0 |
1128 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
T41 |
0 |
296 |
0 |
0 |
T47 |
0 |
1063 |
0 |
0 |
T54 |
0 |
682 |
0 |
0 |
T78 |
0 |
1658 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
13344 |
0 |
0 |
T4 |
1519 |
12 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T14 |
1841 |
0 |
0 |
0 |
T23 |
3851 |
0 |
0 |
0 |
T26 |
0 |
962 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
T41 |
0 |
372 |
0 |
0 |
T47 |
0 |
10 |
0 |
0 |
T50 |
0 |
377 |
0 |
0 |
T54 |
0 |
277 |
0 |
0 |
T78 |
0 |
13 |
0 |
0 |
T79 |
0 |
11 |
0 |
0 |
T80 |
0 |
145 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
151 |
0 |
0 |
T4 |
1519 |
1 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T14 |
1841 |
0 |
0 |
0 |
T23 |
3851 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
13344 |
0 |
0 |
T4 |
1519 |
12 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T14 |
1841 |
0 |
0 |
0 |
T23 |
3851 |
0 |
0 |
0 |
T26 |
0 |
962 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
T41 |
0 |
372 |
0 |
0 |
T47 |
0 |
10 |
0 |
0 |
T50 |
0 |
377 |
0 |
0 |
T54 |
0 |
277 |
0 |
0 |
T78 |
0 |
13 |
0 |
0 |
T79 |
0 |
11 |
0 |
0 |
T80 |
0 |
145 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
134200 |
0 |
0 |
T4 |
1519 |
1059 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T11 |
0 |
531 |
0 |
0 |
T12 |
0 |
689 |
0 |
0 |
T13 |
0 |
1315 |
0 |
0 |
T14 |
1841 |
0 |
0 |
0 |
T23 |
3851 |
0 |
0 |
0 |
T26 |
0 |
959 |
0 |
0 |
T27 |
0 |
1128 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
T41 |
0 |
296 |
0 |
0 |
T47 |
0 |
1063 |
0 |
0 |
T54 |
0 |
682 |
0 |
0 |
T78 |
0 |
1658 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
13344 |
0 |
0 |
T4 |
1519 |
12 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
0 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T14 |
1841 |
0 |
0 |
0 |
T23 |
3851 |
0 |
0 |
0 |
T26 |
0 |
962 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
T41 |
0 |
372 |
0 |
0 |
T47 |
0 |
10 |
0 |
0 |
T50 |
0 |
377 |
0 |
0 |
T54 |
0 |
277 |
0 |
0 |
T78 |
0 |
13 |
0 |
0 |
T79 |
0 |
11 |
0 |
0 |
T80 |
0 |
145 |
0 |
0 |