Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T2,T4,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2560649 |
4283 |
0 |
0 |
T2 |
2051 |
10 |
0 |
0 |
T3 |
5118 |
22 |
0 |
0 |
T4 |
1774 |
4 |
0 |
0 |
T5 |
15455 |
0 |
0 |
0 |
T6 |
16092 |
0 |
0 |
0 |
T7 |
2188 |
0 |
0 |
0 |
T8 |
15813 |
0 |
0 |
0 |
T9 |
4475 |
10 |
0 |
0 |
T10 |
1600 |
0 |
0 |
0 |
T11 |
0 |
22 |
0 |
0 |
T12 |
0 |
16 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
T24 |
0 |
10 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T31 |
0 |
38 |
0 |
0 |
T39 |
15713 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2560649 |
4396 |
0 |
0 |
T2 |
2051 |
10 |
0 |
0 |
T3 |
5118 |
22 |
0 |
0 |
T4 |
1774 |
4 |
0 |
0 |
T5 |
15455 |
0 |
0 |
0 |
T6 |
16092 |
0 |
0 |
0 |
T7 |
2188 |
0 |
0 |
0 |
T8 |
15813 |
0 |
0 |
0 |
T9 |
4475 |
10 |
0 |
0 |
T10 |
1600 |
0 |
0 |
0 |
T11 |
0 |
22 |
0 |
0 |
T12 |
0 |
16 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
T24 |
0 |
10 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T31 |
0 |
38 |
0 |
0 |
T39 |
15713 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T2,T4,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
300232 |
2146 |
0 |
0 |
T2 |
487 |
5 |
0 |
0 |
T3 |
826 |
11 |
0 |
0 |
T4 |
255 |
2 |
0 |
0 |
T5 |
369 |
0 |
0 |
0 |
T6 |
1073 |
0 |
0 |
0 |
T7 |
198 |
0 |
0 |
0 |
T8 |
237 |
0 |
0 |
0 |
T9 |
377 |
5 |
0 |
0 |
T10 |
720 |
0 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
19 |
0 |
0 |
T39 |
201 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
2235 |
0 |
0 |
T2 |
1564 |
5 |
0 |
0 |
T3 |
4292 |
11 |
0 |
0 |
T4 |
1519 |
2 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
5 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T31 |
0 |
19 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T2,T4,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T4,T9 |
1 | 1 | Covered | T2,T3,T4 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2260417 |
2137 |
0 |
0 |
T2 |
1564 |
5 |
0 |
0 |
T3 |
4292 |
11 |
0 |
0 |
T4 |
1519 |
2 |
0 |
0 |
T5 |
15086 |
0 |
0 |
0 |
T6 |
15019 |
0 |
0 |
0 |
T7 |
1990 |
0 |
0 |
0 |
T8 |
15576 |
0 |
0 |
0 |
T9 |
4098 |
5 |
0 |
0 |
T10 |
880 |
0 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
19 |
0 |
0 |
T39 |
15512 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
300232 |
2161 |
0 |
0 |
T2 |
487 |
5 |
0 |
0 |
T3 |
826 |
11 |
0 |
0 |
T4 |
255 |
2 |
0 |
0 |
T5 |
369 |
0 |
0 |
0 |
T6 |
1073 |
0 |
0 |
0 |
T7 |
198 |
0 |
0 |
0 |
T8 |
237 |
0 |
0 |
0 |
T9 |
377 |
5 |
0 |
0 |
T10 |
720 |
0 |
0 |
0 |
T11 |
0 |
11 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
19 |
0 |
0 |
T39 |
201 |
0 |
0 |
0 |