Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4743 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
34 |
1 |
|
|
T7 |
1 |
|
T43 |
1 |
|
T49 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4712 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
65 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3779 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
998 |
1 |
|
|
T4 |
7 |
|
T7 |
2 |
|
T8 |
17 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4122 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
655 |
1 |
|
|
T4 |
20 |
|
T7 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3469 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
304 |
1 |
|
|
T4 |
13 |
|
T14 |
1 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
653 |
1 |
|
|
T7 |
1 |
|
T8 |
17 |
|
T13 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T4 |
7 |
|
T15 |
6 |
|
T52 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T43 |
1 |
|
T22 |
1 |
|
T23 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
28 |
1 |
|
|
T7 |
1 |
|
T49 |
1 |
|
T77 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4737 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
40 |
1 |
|
|
T13 |
1 |
|
T49 |
1 |
|
T77 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4712 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
65 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3779 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
998 |
1 |
|
|
T4 |
7 |
|
T7 |
2 |
|
T8 |
17 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4122 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
655 |
1 |
|
|
T4 |
20 |
|
T7 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3469 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
308 |
1 |
|
|
T4 |
13 |
|
T14 |
1 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
653 |
1 |
|
|
T7 |
1 |
|
T8 |
17 |
|
T13 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T4 |
7 |
|
T15 |
6 |
|
T52 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
2 |
1 |
|
|
T22 |
1 |
|
T23 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
38 |
1 |
|
|
T13 |
1 |
|
T49 |
1 |
|
T77 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4741 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
36 |
1 |
|
|
T7 |
1 |
|
T77 |
1 |
|
T22 |
2 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4712 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
65 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3779 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
998 |
1 |
|
|
T4 |
7 |
|
T7 |
2 |
|
T8 |
17 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4122 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
655 |
1 |
|
|
T4 |
20 |
|
T7 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3469 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
306 |
1 |
|
|
T4 |
13 |
|
T14 |
1 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
653 |
1 |
|
|
T7 |
1 |
|
T8 |
17 |
|
T13 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T4 |
7 |
|
T15 |
6 |
|
T52 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T22 |
2 |
|
T23 |
1 |
|
T135 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
32 |
1 |
|
|
T7 |
1 |
|
T77 |
1 |
|
T136 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4729 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
48 |
1 |
|
|
T7 |
1 |
|
T49 |
1 |
|
T77 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4712 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
65 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3779 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
998 |
1 |
|
|
T4 |
7 |
|
T7 |
2 |
|
T8 |
17 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4122 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
655 |
1 |
|
|
T4 |
20 |
|
T7 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3469 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
301 |
1 |
|
|
T4 |
13 |
|
T14 |
1 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
653 |
1 |
|
|
T7 |
1 |
|
T8 |
17 |
|
T13 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T4 |
7 |
|
T15 |
6 |
|
T52 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
9 |
1 |
|
|
T22 |
1 |
|
T45 |
1 |
|
T23 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
39 |
1 |
|
|
T7 |
1 |
|
T49 |
1 |
|
T77 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4750 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
27 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T78 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4712 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
65 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3779 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
998 |
1 |
|
|
T4 |
7 |
|
T7 |
2 |
|
T8 |
17 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4122 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
655 |
1 |
|
|
T4 |
20 |
|
T7 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3469 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
308 |
1 |
|
|
T4 |
13 |
|
T14 |
1 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
653 |
1 |
|
|
T7 |
1 |
|
T8 |
17 |
|
T13 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T4 |
7 |
|
T15 |
6 |
|
T52 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
2 |
1 |
|
|
T137 |
1 |
|
T59 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
25 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T78 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4735 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
42 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T49 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4712 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
65 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3779 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
998 |
1 |
|
|
T4 |
7 |
|
T7 |
2 |
|
T8 |
17 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4122 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[1] |
655 |
1 |
|
|
T4 |
20 |
|
T7 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3469 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
3 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
305 |
1 |
|
|
T4 |
13 |
|
T14 |
1 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
653 |
1 |
|
|
T7 |
1 |
|
T8 |
17 |
|
T13 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T4 |
7 |
|
T15 |
6 |
|
T52 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
5 |
1 |
|
|
T23 |
2 |
|
T137 |
1 |
|
T59 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
37 |
1 |
|
|
T7 |
1 |
|
T13 |
1 |
|
T49 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |