Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T7,T13 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T29,T44,T48 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2287191 |
156 |
0 |
0 |
| T7 |
1953 |
1 |
0 |
0 |
| T8 |
7862 |
0 |
0 |
0 |
| T9 |
1551 |
0 |
0 |
0 |
| T10 |
5659 |
0 |
0 |
0 |
| T13 |
2415 |
1 |
0 |
0 |
| T14 |
1556 |
0 |
0 |
0 |
| T15 |
1631 |
0 |
0 |
0 |
| T16 |
15216 |
0 |
0 |
0 |
| T29 |
2718 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T76 |
4735 |
0 |
0 |
0 |
| T77 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2287191 |
15643 |
0 |
0 |
| T7 |
1953 |
10 |
0 |
0 |
| T8 |
7862 |
0 |
0 |
0 |
| T9 |
1551 |
0 |
0 |
0 |
| T10 |
5659 |
0 |
0 |
0 |
| T13 |
2415 |
11 |
0 |
0 |
| T14 |
1556 |
0 |
0 |
0 |
| T15 |
1631 |
0 |
0 |
0 |
| T16 |
15216 |
0 |
0 |
0 |
| T29 |
2718 |
204 |
0 |
0 |
| T44 |
0 |
120 |
0 |
0 |
| T48 |
0 |
115 |
0 |
0 |
| T49 |
0 |
11 |
0 |
0 |
| T76 |
4735 |
0 |
0 |
0 |
| T77 |
0 |
9 |
0 |
0 |
| T78 |
0 |
14 |
0 |
0 |
| T79 |
0 |
9 |
0 |
0 |
| T80 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2287191 |
155410 |
0 |
0 |
| T4 |
4444 |
1805 |
0 |
0 |
| T5 |
15056 |
0 |
0 |
0 |
| T6 |
1301 |
0 |
0 |
0 |
| T7 |
1953 |
1384 |
0 |
0 |
| T8 |
7862 |
0 |
0 |
0 |
| T9 |
1551 |
0 |
0 |
0 |
| T10 |
5659 |
0 |
0 |
0 |
| T13 |
2415 |
1547 |
0 |
0 |
| T15 |
0 |
1180 |
0 |
0 |
| T24 |
0 |
941 |
0 |
0 |
| T29 |
2718 |
619 |
0 |
0 |
| T43 |
0 |
863 |
0 |
0 |
| T49 |
0 |
869 |
0 |
0 |
| T52 |
0 |
61 |
0 |
0 |
| T76 |
4735 |
0 |
0 |
0 |
| T77 |
0 |
1082 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2287191 |
15643 |
0 |
0 |
| T7 |
1953 |
10 |
0 |
0 |
| T8 |
7862 |
0 |
0 |
0 |
| T9 |
1551 |
0 |
0 |
0 |
| T10 |
5659 |
0 |
0 |
0 |
| T13 |
2415 |
11 |
0 |
0 |
| T14 |
1556 |
0 |
0 |
0 |
| T15 |
1631 |
0 |
0 |
0 |
| T16 |
15216 |
0 |
0 |
0 |
| T29 |
2718 |
204 |
0 |
0 |
| T44 |
0 |
120 |
0 |
0 |
| T48 |
0 |
115 |
0 |
0 |
| T49 |
0 |
11 |
0 |
0 |
| T76 |
4735 |
0 |
0 |
0 |
| T77 |
0 |
9 |
0 |
0 |
| T78 |
0 |
14 |
0 |
0 |
| T79 |
0 |
9 |
0 |
0 |
| T80 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2287191 |
156 |
0 |
0 |
| T7 |
1953 |
1 |
0 |
0 |
| T8 |
7862 |
0 |
0 |
0 |
| T9 |
1551 |
0 |
0 |
0 |
| T10 |
5659 |
0 |
0 |
0 |
| T13 |
2415 |
1 |
0 |
0 |
| T14 |
1556 |
0 |
0 |
0 |
| T15 |
1631 |
0 |
0 |
0 |
| T16 |
15216 |
0 |
0 |
0 |
| T29 |
2718 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T76 |
4735 |
0 |
0 |
0 |
| T77 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2287191 |
15643 |
0 |
0 |
| T7 |
1953 |
10 |
0 |
0 |
| T8 |
7862 |
0 |
0 |
0 |
| T9 |
1551 |
0 |
0 |
0 |
| T10 |
5659 |
0 |
0 |
0 |
| T13 |
2415 |
11 |
0 |
0 |
| T14 |
1556 |
0 |
0 |
0 |
| T15 |
1631 |
0 |
0 |
0 |
| T16 |
15216 |
0 |
0 |
0 |
| T29 |
2718 |
204 |
0 |
0 |
| T44 |
0 |
120 |
0 |
0 |
| T48 |
0 |
115 |
0 |
0 |
| T49 |
0 |
11 |
0 |
0 |
| T76 |
4735 |
0 |
0 |
0 |
| T77 |
0 |
9 |
0 |
0 |
| T78 |
0 |
14 |
0 |
0 |
| T79 |
0 |
9 |
0 |
0 |
| T80 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2287191 |
155410 |
0 |
0 |
| T4 |
4444 |
1805 |
0 |
0 |
| T5 |
15056 |
0 |
0 |
0 |
| T6 |
1301 |
0 |
0 |
0 |
| T7 |
1953 |
1384 |
0 |
0 |
| T8 |
7862 |
0 |
0 |
0 |
| T9 |
1551 |
0 |
0 |
0 |
| T10 |
5659 |
0 |
0 |
0 |
| T13 |
2415 |
1547 |
0 |
0 |
| T15 |
0 |
1180 |
0 |
0 |
| T24 |
0 |
941 |
0 |
0 |
| T29 |
2718 |
619 |
0 |
0 |
| T43 |
0 |
863 |
0 |
0 |
| T49 |
0 |
869 |
0 |
0 |
| T52 |
0 |
61 |
0 |
0 |
| T76 |
4735 |
0 |
0 |
0 |
| T77 |
0 |
1082 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2287191 |
15643 |
0 |
0 |
| T7 |
1953 |
10 |
0 |
0 |
| T8 |
7862 |
0 |
0 |
0 |
| T9 |
1551 |
0 |
0 |
0 |
| T10 |
5659 |
0 |
0 |
0 |
| T13 |
2415 |
11 |
0 |
0 |
| T14 |
1556 |
0 |
0 |
0 |
| T15 |
1631 |
0 |
0 |
0 |
| T16 |
15216 |
0 |
0 |
0 |
| T29 |
2718 |
204 |
0 |
0 |
| T44 |
0 |
120 |
0 |
0 |
| T48 |
0 |
115 |
0 |
0 |
| T49 |
0 |
11 |
0 |
0 |
| T76 |
4735 |
0 |
0 |
0 |
| T77 |
0 |
9 |
0 |
0 |
| T78 |
0 |
14 |
0 |
0 |
| T79 |
0 |
9 |
0 |
0 |
| T80 |
0 |
12 |
0 |
0 |