Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T7,T13 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T29,T44,T48 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
334101 |
74 |
0 |
0 |
| T7 |
228 |
1 |
0 |
0 |
| T8 |
590 |
0 |
0 |
0 |
| T9 |
536 |
0 |
0 |
0 |
| T10 |
437 |
0 |
0 |
0 |
| T13 |
212 |
1 |
0 |
0 |
| T14 |
133 |
0 |
0 |
0 |
| T15 |
490 |
0 |
0 |
0 |
| T16 |
2978 |
0 |
0 |
0 |
| T29 |
324 |
0 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T76 |
362 |
0 |
0 |
0 |
| T77 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
334101 |
2814 |
0 |
0 |
| T7 |
228 |
7 |
0 |
0 |
| T8 |
590 |
0 |
0 |
0 |
| T9 |
536 |
0 |
0 |
0 |
| T10 |
437 |
0 |
0 |
0 |
| T13 |
212 |
7 |
0 |
0 |
| T14 |
133 |
0 |
0 |
0 |
| T15 |
490 |
0 |
0 |
0 |
| T16 |
2978 |
0 |
0 |
0 |
| T29 |
324 |
10 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
12 |
0 |
0 |
| T48 |
0 |
157 |
0 |
0 |
| T49 |
0 |
14 |
0 |
0 |
| T76 |
362 |
0 |
0 |
0 |
| T77 |
0 |
14 |
0 |
0 |
| T78 |
0 |
21 |
0 |
0 |
| T79 |
0 |
7 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
334101 |
74 |
0 |
0 |
| T7 |
228 |
1 |
0 |
0 |
| T8 |
590 |
0 |
0 |
0 |
| T9 |
536 |
0 |
0 |
0 |
| T10 |
437 |
0 |
0 |
0 |
| T13 |
212 |
1 |
0 |
0 |
| T14 |
133 |
0 |
0 |
0 |
| T15 |
490 |
0 |
0 |
0 |
| T16 |
2978 |
0 |
0 |
0 |
| T29 |
324 |
0 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T76 |
362 |
0 |
0 |
0 |
| T77 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
334101 |
2814 |
0 |
0 |
| T7 |
228 |
7 |
0 |
0 |
| T8 |
590 |
0 |
0 |
0 |
| T9 |
536 |
0 |
0 |
0 |
| T10 |
437 |
0 |
0 |
0 |
| T13 |
212 |
7 |
0 |
0 |
| T14 |
133 |
0 |
0 |
0 |
| T15 |
490 |
0 |
0 |
0 |
| T16 |
2978 |
0 |
0 |
0 |
| T29 |
324 |
10 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
12 |
0 |
0 |
| T48 |
0 |
157 |
0 |
0 |
| T49 |
0 |
14 |
0 |
0 |
| T76 |
362 |
0 |
0 |
0 |
| T77 |
0 |
14 |
0 |
0 |
| T78 |
0 |
21 |
0 |
0 |
| T79 |
0 |
7 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
334101 |
150 |
0 |
0 |
| T4 |
329 |
6 |
0 |
0 |
| T5 |
655 |
0 |
0 |
0 |
| T6 |
236 |
0 |
0 |
0 |
| T7 |
228 |
0 |
0 |
0 |
| T8 |
590 |
0 |
0 |
0 |
| T9 |
536 |
0 |
0 |
0 |
| T10 |
437 |
0 |
0 |
0 |
| T13 |
212 |
0 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T29 |
324 |
0 |
0 |
0 |
| T50 |
0 |
5 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T76 |
362 |
0 |
0 |
0 |
| T83 |
0 |
3 |
0 |
0 |
| T84 |
0 |
3 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
334101 |
74 |
0 |
0 |
| T7 |
228 |
1 |
0 |
0 |
| T8 |
590 |
0 |
0 |
0 |
| T9 |
536 |
0 |
0 |
0 |
| T10 |
437 |
0 |
0 |
0 |
| T13 |
212 |
1 |
0 |
0 |
| T14 |
133 |
0 |
0 |
0 |
| T15 |
490 |
0 |
0 |
0 |
| T16 |
2978 |
0 |
0 |
0 |
| T29 |
324 |
0 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T76 |
362 |
0 |
0 |
0 |
| T77 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
334101 |
2814 |
0 |
0 |
| T7 |
228 |
7 |
0 |
0 |
| T8 |
590 |
0 |
0 |
0 |
| T9 |
536 |
0 |
0 |
0 |
| T10 |
437 |
0 |
0 |
0 |
| T13 |
212 |
7 |
0 |
0 |
| T14 |
133 |
0 |
0 |
0 |
| T15 |
490 |
0 |
0 |
0 |
| T16 |
2978 |
0 |
0 |
0 |
| T29 |
324 |
10 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
12 |
0 |
0 |
| T48 |
0 |
157 |
0 |
0 |
| T49 |
0 |
14 |
0 |
0 |
| T76 |
362 |
0 |
0 |
0 |
| T77 |
0 |
14 |
0 |
0 |
| T78 |
0 |
21 |
0 |
0 |
| T79 |
0 |
7 |
0 |
0 |