Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T8,T34,T87 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2243398 |
142 |
0 |
0 |
| T6 |
2442 |
1 |
0 |
0 |
| T7 |
4714 |
0 |
0 |
0 |
| T8 |
2952 |
1 |
0 |
0 |
| T9 |
2592 |
0 |
0 |
0 |
| T10 |
1607 |
0 |
0 |
0 |
| T11 |
15198 |
0 |
0 |
0 |
| T13 |
1708 |
0 |
0 |
0 |
| T34 |
0 |
3 |
0 |
0 |
| T51 |
1630 |
0 |
0 |
0 |
| T56 |
1110 |
0 |
0 |
0 |
| T59 |
1354 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
| T89 |
0 |
1 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2243398 |
10854 |
0 |
0 |
| T6 |
2442 |
11 |
0 |
0 |
| T7 |
4714 |
0 |
0 |
0 |
| T8 |
2952 |
179 |
0 |
0 |
| T9 |
2592 |
0 |
0 |
0 |
| T10 |
1607 |
0 |
0 |
0 |
| T11 |
15198 |
0 |
0 |
0 |
| T13 |
1708 |
0 |
0 |
0 |
| T34 |
0 |
251 |
0 |
0 |
| T51 |
1630 |
0 |
0 |
0 |
| T56 |
1110 |
0 |
0 |
0 |
| T59 |
1354 |
13 |
0 |
0 |
| T60 |
0 |
12 |
0 |
0 |
| T87 |
0 |
404 |
0 |
0 |
| T88 |
0 |
15 |
0 |
0 |
| T89 |
0 |
12 |
0 |
0 |
| T90 |
0 |
14 |
0 |
0 |
| T91 |
0 |
235 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2243398 |
162518 |
0 |
0 |
| T1 |
1338 |
263 |
0 |
0 |
| T2 |
2702 |
1745 |
0 |
0 |
| T3 |
14915 |
0 |
0 |
0 |
| T4 |
6638 |
0 |
0 |
0 |
| T5 |
14941 |
0 |
0 |
0 |
| T6 |
2442 |
1539 |
0 |
0 |
| T7 |
4714 |
0 |
0 |
0 |
| T8 |
2952 |
792 |
0 |
0 |
| T9 |
2592 |
757 |
0 |
0 |
| T10 |
1607 |
0 |
0 |
0 |
| T12 |
0 |
4053 |
0 |
0 |
| T14 |
0 |
761 |
0 |
0 |
| T34 |
0 |
713 |
0 |
0 |
| T59 |
0 |
1056 |
0 |
0 |
| T60 |
0 |
955 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2243398 |
10854 |
0 |
0 |
| T6 |
2442 |
11 |
0 |
0 |
| T7 |
4714 |
0 |
0 |
0 |
| T8 |
2952 |
179 |
0 |
0 |
| T9 |
2592 |
0 |
0 |
0 |
| T10 |
1607 |
0 |
0 |
0 |
| T11 |
15198 |
0 |
0 |
0 |
| T13 |
1708 |
0 |
0 |
0 |
| T34 |
0 |
251 |
0 |
0 |
| T51 |
1630 |
0 |
0 |
0 |
| T56 |
1110 |
0 |
0 |
0 |
| T59 |
1354 |
13 |
0 |
0 |
| T60 |
0 |
12 |
0 |
0 |
| T87 |
0 |
404 |
0 |
0 |
| T88 |
0 |
15 |
0 |
0 |
| T89 |
0 |
12 |
0 |
0 |
| T90 |
0 |
14 |
0 |
0 |
| T91 |
0 |
235 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2243398 |
142 |
0 |
0 |
| T6 |
2442 |
1 |
0 |
0 |
| T7 |
4714 |
0 |
0 |
0 |
| T8 |
2952 |
1 |
0 |
0 |
| T9 |
2592 |
0 |
0 |
0 |
| T10 |
1607 |
0 |
0 |
0 |
| T11 |
15198 |
0 |
0 |
0 |
| T13 |
1708 |
0 |
0 |
0 |
| T34 |
0 |
3 |
0 |
0 |
| T51 |
1630 |
0 |
0 |
0 |
| T56 |
1110 |
0 |
0 |
0 |
| T59 |
1354 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
| T89 |
0 |
1 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T91 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2243398 |
10854 |
0 |
0 |
| T6 |
2442 |
11 |
0 |
0 |
| T7 |
4714 |
0 |
0 |
0 |
| T8 |
2952 |
179 |
0 |
0 |
| T9 |
2592 |
0 |
0 |
0 |
| T10 |
1607 |
0 |
0 |
0 |
| T11 |
15198 |
0 |
0 |
0 |
| T13 |
1708 |
0 |
0 |
0 |
| T34 |
0 |
251 |
0 |
0 |
| T51 |
1630 |
0 |
0 |
0 |
| T56 |
1110 |
0 |
0 |
0 |
| T59 |
1354 |
13 |
0 |
0 |
| T60 |
0 |
12 |
0 |
0 |
| T87 |
0 |
404 |
0 |
0 |
| T88 |
0 |
15 |
0 |
0 |
| T89 |
0 |
12 |
0 |
0 |
| T90 |
0 |
14 |
0 |
0 |
| T91 |
0 |
235 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2243398 |
162518 |
0 |
0 |
| T1 |
1338 |
263 |
0 |
0 |
| T2 |
2702 |
1745 |
0 |
0 |
| T3 |
14915 |
0 |
0 |
0 |
| T4 |
6638 |
0 |
0 |
0 |
| T5 |
14941 |
0 |
0 |
0 |
| T6 |
2442 |
1539 |
0 |
0 |
| T7 |
4714 |
0 |
0 |
0 |
| T8 |
2952 |
792 |
0 |
0 |
| T9 |
2592 |
757 |
0 |
0 |
| T10 |
1607 |
0 |
0 |
0 |
| T12 |
0 |
4053 |
0 |
0 |
| T14 |
0 |
761 |
0 |
0 |
| T34 |
0 |
713 |
0 |
0 |
| T59 |
0 |
1056 |
0 |
0 |
| T60 |
0 |
955 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2243398 |
10854 |
0 |
0 |
| T6 |
2442 |
11 |
0 |
0 |
| T7 |
4714 |
0 |
0 |
0 |
| T8 |
2952 |
179 |
0 |
0 |
| T9 |
2592 |
0 |
0 |
0 |
| T10 |
1607 |
0 |
0 |
0 |
| T11 |
15198 |
0 |
0 |
0 |
| T13 |
1708 |
0 |
0 |
0 |
| T34 |
0 |
251 |
0 |
0 |
| T51 |
1630 |
0 |
0 |
0 |
| T56 |
1110 |
0 |
0 |
0 |
| T59 |
1354 |
13 |
0 |
0 |
| T60 |
0 |
12 |
0 |
0 |
| T87 |
0 |
404 |
0 |
0 |
| T88 |
0 |
15 |
0 |
0 |
| T89 |
0 |
12 |
0 |
0 |
| T90 |
0 |
14 |
0 |
0 |
| T91 |
0 |
235 |
0 |
0 |