Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T8,T34,T87 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
335057 |
93 |
0 |
0 |
| T2 |
203 |
1 |
0 |
0 |
| T3 |
2602 |
0 |
0 |
0 |
| T4 |
697 |
0 |
0 |
0 |
| T5 |
671 |
0 |
0 |
0 |
| T6 |
215 |
1 |
0 |
0 |
| T7 |
366 |
0 |
0 |
0 |
| T8 |
291 |
0 |
0 |
0 |
| T9 |
201 |
0 |
0 |
0 |
| T10 |
483 |
0 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
638 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
| T89 |
0 |
1 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
335057 |
2721 |
0 |
0 |
| T2 |
203 |
7 |
0 |
0 |
| T3 |
2602 |
0 |
0 |
0 |
| T4 |
697 |
0 |
0 |
0 |
| T5 |
671 |
0 |
0 |
0 |
| T6 |
215 |
7 |
0 |
0 |
| T7 |
366 |
0 |
0 |
0 |
| T8 |
291 |
7 |
0 |
0 |
| T9 |
201 |
0 |
0 |
0 |
| T10 |
483 |
0 |
0 |
0 |
| T12 |
0 |
30 |
0 |
0 |
| T13 |
638 |
0 |
0 |
0 |
| T34 |
0 |
185 |
0 |
0 |
| T59 |
0 |
13 |
0 |
0 |
| T60 |
0 |
38 |
0 |
0 |
| T87 |
0 |
18 |
0 |
0 |
| T88 |
0 |
26 |
0 |
0 |
| T89 |
0 |
13 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
335057 |
93 |
0 |
0 |
| T2 |
203 |
1 |
0 |
0 |
| T3 |
2602 |
0 |
0 |
0 |
| T4 |
697 |
0 |
0 |
0 |
| T5 |
671 |
0 |
0 |
0 |
| T6 |
215 |
1 |
0 |
0 |
| T7 |
366 |
0 |
0 |
0 |
| T8 |
291 |
0 |
0 |
0 |
| T9 |
201 |
0 |
0 |
0 |
| T10 |
483 |
0 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
638 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
| T89 |
0 |
1 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
335057 |
2721 |
0 |
0 |
| T2 |
203 |
7 |
0 |
0 |
| T3 |
2602 |
0 |
0 |
0 |
| T4 |
697 |
0 |
0 |
0 |
| T5 |
671 |
0 |
0 |
0 |
| T6 |
215 |
7 |
0 |
0 |
| T7 |
366 |
0 |
0 |
0 |
| T8 |
291 |
7 |
0 |
0 |
| T9 |
201 |
0 |
0 |
0 |
| T10 |
483 |
0 |
0 |
0 |
| T12 |
0 |
30 |
0 |
0 |
| T13 |
638 |
0 |
0 |
0 |
| T34 |
0 |
185 |
0 |
0 |
| T59 |
0 |
13 |
0 |
0 |
| T60 |
0 |
38 |
0 |
0 |
| T87 |
0 |
18 |
0 |
0 |
| T88 |
0 |
26 |
0 |
0 |
| T89 |
0 |
13 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
335057 |
128 |
0 |
0 |
| T1 |
484 |
1 |
0 |
0 |
| T2 |
203 |
0 |
0 |
0 |
| T3 |
2602 |
0 |
0 |
0 |
| T4 |
697 |
0 |
0 |
0 |
| T5 |
671 |
0 |
0 |
0 |
| T6 |
215 |
0 |
0 |
0 |
| T7 |
366 |
0 |
0 |
0 |
| T8 |
291 |
0 |
0 |
0 |
| T9 |
201 |
4 |
0 |
0 |
| T10 |
483 |
0 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T29 |
0 |
5 |
0 |
0 |
| T30 |
0 |
5 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
| T94 |
0 |
1 |
0 |
0 |
| T95 |
0 |
8 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
335057 |
93 |
0 |
0 |
| T2 |
203 |
1 |
0 |
0 |
| T3 |
2602 |
0 |
0 |
0 |
| T4 |
697 |
0 |
0 |
0 |
| T5 |
671 |
0 |
0 |
0 |
| T6 |
215 |
1 |
0 |
0 |
| T7 |
366 |
0 |
0 |
0 |
| T8 |
291 |
0 |
0 |
0 |
| T9 |
201 |
0 |
0 |
0 |
| T10 |
483 |
0 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
638 |
0 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
| T89 |
0 |
1 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
| T92 |
0 |
1 |
0 |
0 |
| T93 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
335057 |
2721 |
0 |
0 |
| T2 |
203 |
7 |
0 |
0 |
| T3 |
2602 |
0 |
0 |
0 |
| T4 |
697 |
0 |
0 |
0 |
| T5 |
671 |
0 |
0 |
0 |
| T6 |
215 |
7 |
0 |
0 |
| T7 |
366 |
0 |
0 |
0 |
| T8 |
291 |
7 |
0 |
0 |
| T9 |
201 |
0 |
0 |
0 |
| T10 |
483 |
0 |
0 |
0 |
| T12 |
0 |
30 |
0 |
0 |
| T13 |
638 |
0 |
0 |
0 |
| T34 |
0 |
185 |
0 |
0 |
| T59 |
0 |
13 |
0 |
0 |
| T60 |
0 |
38 |
0 |
0 |
| T87 |
0 |
18 |
0 |
0 |
| T88 |
0 |
26 |
0 |
0 |
| T89 |
0 |
13 |
0 |
0 |