Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4471 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
40 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4424 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
87 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3614 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[1] |
897 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3940 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
571 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T5 |
15 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3358 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
252 |
1 |
|
|
T5 |
4 |
|
T14 |
1 |
|
T15 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
582 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
228 |
1 |
|
|
T5 |
11 |
|
T16 |
8 |
|
T29 |
4 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T54 |
1 |
|
T140 |
1 |
|
T141 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
36 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4468 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
14 |
auto[1] |
43 |
1 |
|
|
T10 |
1 |
|
T15 |
1 |
|
T82 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4424 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
87 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3614 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[1] |
897 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3940 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
571 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T5 |
15 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3358 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
250 |
1 |
|
|
T5 |
4 |
|
T14 |
1 |
|
T16 |
10 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
582 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
228 |
1 |
|
|
T5 |
11 |
|
T16 |
8 |
|
T29 |
4 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T15 |
1 |
|
T54 |
1 |
|
T142 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
37 |
1 |
|
|
T10 |
1 |
|
T82 |
1 |
|
T84 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4467 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
44 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4424 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
87 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3614 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[1] |
897 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3940 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
571 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T5 |
15 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3358 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
253 |
1 |
|
|
T5 |
4 |
|
T14 |
1 |
|
T15 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
582 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
228 |
1 |
|
|
T5 |
11 |
|
T16 |
8 |
|
T29 |
4 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T55 |
2 |
|
T54 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
41 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4472 |
1 |
|
|
T1 |
2 |
|
T2 |
3 |
|
T3 |
14 |
auto[1] |
39 |
1 |
|
|
T1 |
1 |
|
T10 |
1 |
|
T15 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4424 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
87 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3614 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[1] |
897 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3940 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
571 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T5 |
15 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3358 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
252 |
1 |
|
|
T5 |
4 |
|
T14 |
1 |
|
T16 |
10 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
582 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
228 |
1 |
|
|
T5 |
11 |
|
T16 |
8 |
|
T29 |
4 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T15 |
1 |
|
T142 |
1 |
|
T143 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
35 |
1 |
|
|
T1 |
1 |
|
T10 |
1 |
|
T84 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4469 |
1 |
|
|
T1 |
2 |
|
T2 |
3 |
|
T3 |
14 |
auto[1] |
42 |
1 |
|
|
T1 |
1 |
|
T10 |
1 |
|
T83 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4424 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
87 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3614 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[1] |
897 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3940 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
571 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T5 |
15 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3358 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
250 |
1 |
|
|
T5 |
4 |
|
T14 |
1 |
|
T15 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
582 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
228 |
1 |
|
|
T5 |
11 |
|
T16 |
8 |
|
T29 |
4 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T55 |
1 |
|
T144 |
1 |
|
T143 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
36 |
1 |
|
|
T1 |
1 |
|
T10 |
1 |
|
T83 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4461 |
1 |
|
|
T1 |
2 |
|
T2 |
3 |
|
T3 |
14 |
auto[1] |
50 |
1 |
|
|
T1 |
1 |
|
T6 |
1 |
|
T82 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4424 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
87 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T6 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3614 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[1] |
897 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3940 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
14 |
auto[1] |
571 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T5 |
15 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3358 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
13 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
250 |
1 |
|
|
T5 |
4 |
|
T14 |
1 |
|
T15 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
582 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
228 |
1 |
|
|
T5 |
11 |
|
T16 |
8 |
|
T29 |
4 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T55 |
1 |
|
T142 |
1 |
|
T143 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
44 |
1 |
|
|
T1 |
1 |
|
T6 |
1 |
|
T82 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |