Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T9,T50,T51 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2289447 |
148 |
0 |
0 |
T1 |
1154 |
1 |
0 |
0 |
T2 |
1438 |
1 |
0 |
0 |
T3 |
3134 |
0 |
0 |
0 |
T4 |
2558 |
0 |
0 |
0 |
T5 |
2146 |
0 |
0 |
0 |
T6 |
1833 |
1 |
0 |
0 |
T7 |
3117 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
2177 |
1 |
0 |
0 |
T10 |
1838 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2289447 |
13537 |
0 |
0 |
T1 |
1154 |
10 |
0 |
0 |
T2 |
1438 |
11 |
0 |
0 |
T3 |
3134 |
0 |
0 |
0 |
T4 |
2558 |
0 |
0 |
0 |
T5 |
2146 |
0 |
0 |
0 |
T6 |
1833 |
11 |
0 |
0 |
T7 |
3117 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
2177 |
140 |
0 |
0 |
T10 |
1838 |
12 |
0 |
0 |
T50 |
0 |
144 |
0 |
0 |
T51 |
0 |
187 |
0 |
0 |
T82 |
0 |
11 |
0 |
0 |
T83 |
0 |
11 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2289447 |
151789 |
0 |
0 |
T1 |
1154 |
852 |
0 |
0 |
T2 |
1438 |
1120 |
0 |
0 |
T3 |
3134 |
0 |
0 |
0 |
T4 |
2558 |
0 |
0 |
0 |
T5 |
2146 |
562 |
0 |
0 |
T6 |
1833 |
1320 |
0 |
0 |
T7 |
3117 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
2177 |
126 |
0 |
0 |
T10 |
1838 |
1273 |
0 |
0 |
T14 |
0 |
887 |
0 |
0 |
T15 |
0 |
2064 |
0 |
0 |
T50 |
0 |
803 |
0 |
0 |
T51 |
0 |
786 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2289447 |
13537 |
0 |
0 |
T1 |
1154 |
10 |
0 |
0 |
T2 |
1438 |
11 |
0 |
0 |
T3 |
3134 |
0 |
0 |
0 |
T4 |
2558 |
0 |
0 |
0 |
T5 |
2146 |
0 |
0 |
0 |
T6 |
1833 |
11 |
0 |
0 |
T7 |
3117 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
2177 |
140 |
0 |
0 |
T10 |
1838 |
12 |
0 |
0 |
T50 |
0 |
144 |
0 |
0 |
T51 |
0 |
187 |
0 |
0 |
T82 |
0 |
11 |
0 |
0 |
T83 |
0 |
11 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2289447 |
148 |
0 |
0 |
T1 |
1154 |
1 |
0 |
0 |
T2 |
1438 |
1 |
0 |
0 |
T3 |
3134 |
0 |
0 |
0 |
T4 |
2558 |
0 |
0 |
0 |
T5 |
2146 |
0 |
0 |
0 |
T6 |
1833 |
1 |
0 |
0 |
T7 |
3117 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
2177 |
1 |
0 |
0 |
T10 |
1838 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2289447 |
13537 |
0 |
0 |
T1 |
1154 |
10 |
0 |
0 |
T2 |
1438 |
11 |
0 |
0 |
T3 |
3134 |
0 |
0 |
0 |
T4 |
2558 |
0 |
0 |
0 |
T5 |
2146 |
0 |
0 |
0 |
T6 |
1833 |
11 |
0 |
0 |
T7 |
3117 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
2177 |
140 |
0 |
0 |
T10 |
1838 |
12 |
0 |
0 |
T50 |
0 |
144 |
0 |
0 |
T51 |
0 |
187 |
0 |
0 |
T82 |
0 |
11 |
0 |
0 |
T83 |
0 |
11 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2289447 |
151789 |
0 |
0 |
T1 |
1154 |
852 |
0 |
0 |
T2 |
1438 |
1120 |
0 |
0 |
T3 |
3134 |
0 |
0 |
0 |
T4 |
2558 |
0 |
0 |
0 |
T5 |
2146 |
562 |
0 |
0 |
T6 |
1833 |
1320 |
0 |
0 |
T7 |
3117 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
2177 |
126 |
0 |
0 |
T10 |
1838 |
1273 |
0 |
0 |
T14 |
0 |
887 |
0 |
0 |
T15 |
0 |
2064 |
0 |
0 |
T50 |
0 |
803 |
0 |
0 |
T51 |
0 |
786 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2289447 |
13537 |
0 |
0 |
T1 |
1154 |
10 |
0 |
0 |
T2 |
1438 |
11 |
0 |
0 |
T3 |
3134 |
0 |
0 |
0 |
T4 |
2558 |
0 |
0 |
0 |
T5 |
2146 |
0 |
0 |
0 |
T6 |
1833 |
11 |
0 |
0 |
T7 |
3117 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
2177 |
140 |
0 |
0 |
T10 |
1838 |
12 |
0 |
0 |
T50 |
0 |
144 |
0 |
0 |
T51 |
0 |
187 |
0 |
0 |
T82 |
0 |
11 |
0 |
0 |
T83 |
0 |
11 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |