Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T9,T50,T51 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320173 |
80 |
0 |
0 |
T1 |
377 |
1 |
0 |
0 |
T2 |
464 |
1 |
0 |
0 |
T3 |
1094 |
0 |
0 |
0 |
T4 |
229 |
0 |
0 |
0 |
T5 |
619 |
0 |
0 |
0 |
T6 |
303 |
1 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T8 |
518 |
0 |
0 |
0 |
T9 |
286 |
0 |
0 |
0 |
T10 |
263 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320173 |
2822 |
0 |
0 |
T1 |
377 |
11 |
0 |
0 |
T2 |
464 |
11 |
0 |
0 |
T3 |
1094 |
0 |
0 |
0 |
T4 |
229 |
0 |
0 |
0 |
T5 |
619 |
0 |
0 |
0 |
T6 |
303 |
10 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T8 |
518 |
0 |
0 |
0 |
T9 |
286 |
10 |
0 |
0 |
T10 |
263 |
7 |
0 |
0 |
T15 |
0 |
7 |
0 |
0 |
T50 |
0 |
34 |
0 |
0 |
T51 |
0 |
22 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |
T83 |
0 |
10 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320173 |
80 |
0 |
0 |
T1 |
377 |
1 |
0 |
0 |
T2 |
464 |
1 |
0 |
0 |
T3 |
1094 |
0 |
0 |
0 |
T4 |
229 |
0 |
0 |
0 |
T5 |
619 |
0 |
0 |
0 |
T6 |
303 |
1 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T8 |
518 |
0 |
0 |
0 |
T9 |
286 |
0 |
0 |
0 |
T10 |
263 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320173 |
2822 |
0 |
0 |
T1 |
377 |
11 |
0 |
0 |
T2 |
464 |
11 |
0 |
0 |
T3 |
1094 |
0 |
0 |
0 |
T4 |
229 |
0 |
0 |
0 |
T5 |
619 |
0 |
0 |
0 |
T6 |
303 |
10 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T8 |
518 |
0 |
0 |
0 |
T9 |
286 |
10 |
0 |
0 |
T10 |
263 |
7 |
0 |
0 |
T15 |
0 |
7 |
0 |
0 |
T50 |
0 |
34 |
0 |
0 |
T51 |
0 |
22 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |
T83 |
0 |
10 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320173 |
121 |
0 |
0 |
T5 |
619 |
3 |
0 |
0 |
T6 |
303 |
0 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T8 |
518 |
0 |
0 |
0 |
T9 |
286 |
0 |
0 |
0 |
T10 |
263 |
0 |
0 |
0 |
T11 |
216 |
0 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T26 |
241 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T44 |
524 |
0 |
0 |
0 |
T50 |
655 |
0 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T88 |
0 |
1 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320173 |
80 |
0 |
0 |
T1 |
377 |
1 |
0 |
0 |
T2 |
464 |
1 |
0 |
0 |
T3 |
1094 |
0 |
0 |
0 |
T4 |
229 |
0 |
0 |
0 |
T5 |
619 |
0 |
0 |
0 |
T6 |
303 |
1 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T8 |
518 |
0 |
0 |
0 |
T9 |
286 |
0 |
0 |
0 |
T10 |
263 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320173 |
2822 |
0 |
0 |
T1 |
377 |
11 |
0 |
0 |
T2 |
464 |
11 |
0 |
0 |
T3 |
1094 |
0 |
0 |
0 |
T4 |
229 |
0 |
0 |
0 |
T5 |
619 |
0 |
0 |
0 |
T6 |
303 |
10 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T8 |
518 |
0 |
0 |
0 |
T9 |
286 |
10 |
0 |
0 |
T10 |
263 |
7 |
0 |
0 |
T15 |
0 |
7 |
0 |
0 |
T50 |
0 |
34 |
0 |
0 |
T51 |
0 |
22 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |
T83 |
0 |
10 |
0 |
0 |