Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4456 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
33 |
1 |
|
|
T14 |
3 |
|
T64 |
1 |
|
T79 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4414 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
75 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T51 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3509 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[1] |
980 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3839 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
650 |
1 |
|
|
T10 |
7 |
|
T13 |
1 |
|
T14 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3211 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
292 |
1 |
|
|
T10 |
5 |
|
T15 |
6 |
|
T17 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
628 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
277 |
1 |
|
|
T10 |
2 |
|
T15 |
5 |
|
T17 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T14 |
1 |
|
T139 |
1 |
|
T140 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
27 |
1 |
|
|
T14 |
2 |
|
T64 |
1 |
|
T79 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4451 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
38 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T52 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4414 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
75 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T51 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3509 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[1] |
980 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3839 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
650 |
1 |
|
|
T10 |
7 |
|
T13 |
1 |
|
T14 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3211 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
291 |
1 |
|
|
T10 |
5 |
|
T15 |
6 |
|
T17 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
628 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
277 |
1 |
|
|
T10 |
2 |
|
T15 |
5 |
|
T17 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
7 |
1 |
|
|
T14 |
1 |
|
T49 |
1 |
|
T139 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
31 |
1 |
|
|
T13 |
1 |
|
T14 |
1 |
|
T52 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4439 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
50 |
1 |
|
|
T13 |
1 |
|
T14 |
3 |
|
T52 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4414 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
75 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T51 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3509 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[1] |
980 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3839 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
650 |
1 |
|
|
T10 |
7 |
|
T13 |
1 |
|
T14 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3211 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T10 |
5 |
|
T15 |
6 |
|
T17 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
628 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
277 |
1 |
|
|
T10 |
2 |
|
T15 |
5 |
|
T17 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
10 |
1 |
|
|
T14 |
1 |
|
T27 |
2 |
|
T141 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
40 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T52 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4438 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
51 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T51 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4414 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
75 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T51 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3509 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[1] |
980 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3839 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
650 |
1 |
|
|
T10 |
7 |
|
T13 |
1 |
|
T14 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3211 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
290 |
1 |
|
|
T10 |
5 |
|
T15 |
6 |
|
T17 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
628 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
277 |
1 |
|
|
T10 |
2 |
|
T15 |
5 |
|
T17 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
8 |
1 |
|
|
T14 |
1 |
|
T142 |
1 |
|
T139 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
43 |
1 |
|
|
T13 |
1 |
|
T14 |
1 |
|
T51 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4448 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
41 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T51 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4414 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
75 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T51 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3509 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[1] |
980 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3839 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
650 |
1 |
|
|
T10 |
7 |
|
T13 |
1 |
|
T14 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3211 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T10 |
5 |
|
T15 |
6 |
|
T17 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
628 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
277 |
1 |
|
|
T10 |
2 |
|
T15 |
5 |
|
T17 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
10 |
1 |
|
|
T14 |
1 |
|
T27 |
1 |
|
T49 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
31 |
1 |
|
|
T13 |
1 |
|
T14 |
1 |
|
T51 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4446 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
43 |
1 |
|
|
T14 |
1 |
|
T64 |
1 |
|
T79 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4414 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
75 |
1 |
|
|
T13 |
1 |
|
T14 |
2 |
|
T51 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3509 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[1] |
980 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3839 |
1 |
|
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
10 |
auto[1] |
650 |
1 |
|
|
T10 |
7 |
|
T13 |
1 |
|
T14 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3211 |
1 |
|
|
T1 |
12 |
|
T2 |
5 |
|
T3 |
6 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
294 |
1 |
|
|
T10 |
5 |
|
T14 |
1 |
|
T15 |
6 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
628 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
4 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
277 |
1 |
|
|
T10 |
2 |
|
T15 |
5 |
|
T17 |
3 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T141 |
1 |
|
T140 |
2 |
|
T143 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
39 |
1 |
|
|
T14 |
1 |
|
T64 |
1 |
|
T79 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |