Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4553 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
38 |
1 |
|
|
T10 |
1 |
|
T28 |
1 |
|
T26 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4525 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
66 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3631 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[1] |
960 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T9 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4012 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
579 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3364 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
265 |
1 |
|
|
T14 |
1 |
|
T15 |
9 |
|
T16 |
10 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
648 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T10 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
246 |
1 |
|
|
T15 |
3 |
|
T16 |
4 |
|
T29 |
6 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
2 |
1 |
|
|
T140 |
1 |
|
T141 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
36 |
1 |
|
|
T10 |
1 |
|
T28 |
1 |
|
T26 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4556 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
35 |
1 |
|
|
T10 |
1 |
|
T21 |
1 |
|
T28 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4525 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
66 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3631 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[1] |
960 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T9 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4012 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
579 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3364 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
264 |
1 |
|
|
T14 |
1 |
|
T15 |
9 |
|
T16 |
10 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
648 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T10 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
246 |
1 |
|
|
T15 |
3 |
|
T16 |
4 |
|
T29 |
6 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T49 |
2 |
|
T141 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
32 |
1 |
|
|
T10 |
1 |
|
T21 |
1 |
|
T28 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4554 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
37 |
1 |
|
|
T9 |
1 |
|
T21 |
1 |
|
T82 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4525 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
66 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3631 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[1] |
960 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T9 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4012 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
579 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3364 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
264 |
1 |
|
|
T14 |
1 |
|
T15 |
9 |
|
T16 |
10 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
648 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T10 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
246 |
1 |
|
|
T15 |
3 |
|
T16 |
4 |
|
T29 |
6 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T140 |
1 |
|
T141 |
1 |
|
T142 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
34 |
1 |
|
|
T9 |
1 |
|
T21 |
1 |
|
T82 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4557 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
34 |
1 |
|
|
T9 |
1 |
|
T13 |
1 |
|
T80 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4525 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
66 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3631 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[1] |
960 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T9 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4012 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
579 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3364 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
265 |
1 |
|
|
T14 |
1 |
|
T15 |
9 |
|
T16 |
10 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
648 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T10 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
246 |
1 |
|
|
T15 |
3 |
|
T16 |
4 |
|
T29 |
6 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
2 |
1 |
|
|
T141 |
1 |
|
T142 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
32 |
1 |
|
|
T9 |
1 |
|
T13 |
1 |
|
T80 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4556 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
35 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T82 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4525 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
66 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3631 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[1] |
960 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T9 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4012 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
579 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3364 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
264 |
1 |
|
|
T14 |
1 |
|
T15 |
9 |
|
T16 |
10 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
648 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T10 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
246 |
1 |
|
|
T15 |
3 |
|
T16 |
4 |
|
T29 |
6 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T140 |
1 |
|
T49 |
1 |
|
T141 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
32 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T82 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4559 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
32 |
1 |
|
|
T10 |
1 |
|
T28 |
1 |
|
T26 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4525 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
66 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3631 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[1] |
960 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T9 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4012 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
4 |
auto[1] |
579 |
1 |
|
|
T9 |
1 |
|
T10 |
1 |
|
T13 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3364 |
1 |
|
|
T1 |
3 |
|
T2 |
81 |
|
T3 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
266 |
1 |
|
|
T14 |
1 |
|
T15 |
9 |
|
T16 |
10 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
648 |
1 |
|
|
T3 |
3 |
|
T7 |
1 |
|
T10 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
246 |
1 |
|
|
T15 |
3 |
|
T16 |
4 |
|
T29 |
6 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
1 |
1 |
|
|
T142 |
1 |
|
- |
- |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
31 |
1 |
|
|
T10 |
1 |
|
T28 |
1 |
|
T26 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |