Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T9,T10 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T42,T47 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
153 |
0 |
0 |
| T5 |
1468 |
4 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
0 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
0 |
0 |
0 |
| T10 |
2506 |
1 |
0 |
0 |
| T13 |
1210 |
1 |
0 |
0 |
| T14 |
1075 |
0 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T42 |
1464 |
1 |
0 |
0 |
| T47 |
0 |
3 |
0 |
0 |
| T62 |
0 |
4 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
14741 |
0 |
0 |
| T5 |
1468 |
278 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
0 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
0 |
0 |
0 |
| T10 |
2506 |
13 |
0 |
0 |
| T13 |
1210 |
14 |
0 |
0 |
| T14 |
1075 |
0 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
13 |
0 |
0 |
| T28 |
0 |
12 |
0 |
0 |
| T42 |
1464 |
73 |
0 |
0 |
| T47 |
0 |
288 |
0 |
0 |
| T62 |
0 |
335 |
0 |
0 |
| T80 |
0 |
9 |
0 |
0 |
| T81 |
0 |
388 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
126913 |
0 |
0 |
| T5 |
1468 |
885 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
0 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
954 |
0 |
0 |
| T10 |
2506 |
1633 |
0 |
0 |
| T13 |
1210 |
906 |
0 |
0 |
| T14 |
1075 |
591 |
0 |
0 |
| T15 |
0 |
1431 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
1295 |
0 |
0 |
| T28 |
0 |
1063 |
0 |
0 |
| T42 |
1464 |
45 |
0 |
0 |
| T80 |
0 |
1012 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
14741 |
0 |
0 |
| T5 |
1468 |
278 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
0 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
0 |
0 |
0 |
| T10 |
2506 |
13 |
0 |
0 |
| T13 |
1210 |
14 |
0 |
0 |
| T14 |
1075 |
0 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
13 |
0 |
0 |
| T28 |
0 |
12 |
0 |
0 |
| T42 |
1464 |
73 |
0 |
0 |
| T47 |
0 |
288 |
0 |
0 |
| T62 |
0 |
335 |
0 |
0 |
| T80 |
0 |
9 |
0 |
0 |
| T81 |
0 |
388 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
153 |
0 |
0 |
| T5 |
1468 |
4 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
0 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
0 |
0 |
0 |
| T10 |
2506 |
1 |
0 |
0 |
| T13 |
1210 |
1 |
0 |
0 |
| T14 |
1075 |
0 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T42 |
1464 |
1 |
0 |
0 |
| T47 |
0 |
3 |
0 |
0 |
| T62 |
0 |
4 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
14741 |
0 |
0 |
| T5 |
1468 |
278 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
0 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
0 |
0 |
0 |
| T10 |
2506 |
13 |
0 |
0 |
| T13 |
1210 |
14 |
0 |
0 |
| T14 |
1075 |
0 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
13 |
0 |
0 |
| T28 |
0 |
12 |
0 |
0 |
| T42 |
1464 |
73 |
0 |
0 |
| T47 |
0 |
288 |
0 |
0 |
| T62 |
0 |
335 |
0 |
0 |
| T80 |
0 |
9 |
0 |
0 |
| T81 |
0 |
388 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
126913 |
0 |
0 |
| T5 |
1468 |
885 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
0 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
954 |
0 |
0 |
| T10 |
2506 |
1633 |
0 |
0 |
| T13 |
1210 |
906 |
0 |
0 |
| T14 |
1075 |
591 |
0 |
0 |
| T15 |
0 |
1431 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
1295 |
0 |
0 |
| T28 |
0 |
1063 |
0 |
0 |
| T42 |
1464 |
45 |
0 |
0 |
| T80 |
0 |
1012 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
14741 |
0 |
0 |
| T5 |
1468 |
278 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
0 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
0 |
0 |
0 |
| T10 |
2506 |
13 |
0 |
0 |
| T13 |
1210 |
14 |
0 |
0 |
| T14 |
1075 |
0 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
13 |
0 |
0 |
| T28 |
0 |
12 |
0 |
0 |
| T42 |
1464 |
73 |
0 |
0 |
| T47 |
0 |
288 |
0 |
0 |
| T62 |
0 |
335 |
0 |
0 |
| T80 |
0 |
9 |
0 |
0 |
| T81 |
0 |
388 |
0 |
0 |