Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T9,T10 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T5,T42,T47 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
64 |
0 |
0 |
| T9 |
393 |
1 |
0 |
0 |
| T10 |
224 |
1 |
0 |
0 |
| T11 |
326 |
0 |
0 |
0 |
| T12 |
260 |
0 |
0 |
0 |
| T13 |
391 |
1 |
0 |
0 |
| T14 |
161 |
0 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T21 |
301 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T42 |
1012 |
0 |
0 |
0 |
| T43 |
509 |
0 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
0 |
1 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
2239 |
0 |
0 |
| T5 |
469 |
57 |
0 |
0 |
| T6 |
238 |
0 |
0 |
0 |
| T7 |
1680 |
0 |
0 |
0 |
| T8 |
482 |
0 |
0 |
0 |
| T9 |
393 |
10 |
0 |
0 |
| T10 |
224 |
7 |
0 |
0 |
| T13 |
391 |
15 |
0 |
0 |
| T14 |
161 |
0 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T28 |
0 |
18 |
0 |
0 |
| T42 |
1012 |
40 |
0 |
0 |
| T47 |
0 |
55 |
0 |
0 |
| T62 |
0 |
83 |
0 |
0 |
| T80 |
0 |
14 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
64 |
0 |
0 |
| T9 |
393 |
1 |
0 |
0 |
| T10 |
224 |
1 |
0 |
0 |
| T11 |
326 |
0 |
0 |
0 |
| T12 |
260 |
0 |
0 |
0 |
| T13 |
391 |
1 |
0 |
0 |
| T14 |
161 |
0 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T21 |
301 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T42 |
1012 |
0 |
0 |
0 |
| T43 |
509 |
0 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
0 |
1 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
2239 |
0 |
0 |
| T5 |
469 |
57 |
0 |
0 |
| T6 |
238 |
0 |
0 |
0 |
| T7 |
1680 |
0 |
0 |
0 |
| T8 |
482 |
0 |
0 |
0 |
| T9 |
393 |
10 |
0 |
0 |
| T10 |
224 |
7 |
0 |
0 |
| T13 |
391 |
15 |
0 |
0 |
| T14 |
161 |
0 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T28 |
0 |
18 |
0 |
0 |
| T42 |
1012 |
40 |
0 |
0 |
| T47 |
0 |
55 |
0 |
0 |
| T62 |
0 |
83 |
0 |
0 |
| T80 |
0 |
14 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
126 |
0 |
0 |
| T5 |
469 |
1 |
0 |
0 |
| T6 |
238 |
0 |
0 |
0 |
| T7 |
1680 |
0 |
0 |
0 |
| T8 |
482 |
0 |
0 |
0 |
| T9 |
393 |
1 |
0 |
0 |
| T10 |
224 |
0 |
0 |
0 |
| T13 |
391 |
0 |
0 |
0 |
| T14 |
161 |
0 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T42 |
1012 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
6 |
0 |
0 |
| T87 |
0 |
3 |
0 |
0 |
| T88 |
0 |
3 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
64 |
0 |
0 |
| T9 |
393 |
1 |
0 |
0 |
| T10 |
224 |
1 |
0 |
0 |
| T11 |
326 |
0 |
0 |
0 |
| T12 |
260 |
0 |
0 |
0 |
| T13 |
391 |
1 |
0 |
0 |
| T14 |
161 |
0 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T21 |
301 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T42 |
1012 |
0 |
0 |
0 |
| T43 |
509 |
0 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
0 |
1 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
2239 |
0 |
0 |
| T5 |
469 |
57 |
0 |
0 |
| T6 |
238 |
0 |
0 |
0 |
| T7 |
1680 |
0 |
0 |
0 |
| T8 |
482 |
0 |
0 |
0 |
| T9 |
393 |
10 |
0 |
0 |
| T10 |
224 |
7 |
0 |
0 |
| T13 |
391 |
15 |
0 |
0 |
| T14 |
161 |
0 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T21 |
0 |
9 |
0 |
0 |
| T28 |
0 |
18 |
0 |
0 |
| T42 |
1012 |
40 |
0 |
0 |
| T47 |
0 |
55 |
0 |
0 |
| T62 |
0 |
83 |
0 |
0 |
| T80 |
0 |
14 |
0 |
0 |