Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T7,T9 |
| 1 | 0 | Covered | T5,T7,T9 |
| 1 | 1 | Covered | T10,T13,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T7,T9 |
| 1 | 0 | Covered | T10,T13,T21 |
| 1 | 1 | Covered | T5,T7,T9 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2529071 |
4233 |
0 |
0 |
| T5 |
1937 |
8 |
0 |
0 |
| T6 |
2809 |
0 |
0 |
0 |
| T7 |
4855 |
22 |
0 |
0 |
| T8 |
1787 |
0 |
0 |
0 |
| T9 |
1654 |
2 |
0 |
0 |
| T10 |
2730 |
4 |
0 |
0 |
| T13 |
1601 |
4 |
0 |
0 |
| T14 |
1236 |
2 |
0 |
0 |
| T15 |
0 |
24 |
0 |
0 |
| T18 |
3002 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T42 |
2476 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2529071 |
4351 |
0 |
0 |
| T5 |
1937 |
8 |
0 |
0 |
| T6 |
2809 |
0 |
0 |
0 |
| T7 |
4855 |
22 |
0 |
0 |
| T8 |
1787 |
0 |
0 |
0 |
| T9 |
1654 |
2 |
0 |
0 |
| T10 |
2730 |
4 |
0 |
0 |
| T13 |
1601 |
4 |
0 |
0 |
| T14 |
1236 |
2 |
0 |
0 |
| T15 |
0 |
24 |
0 |
0 |
| T18 |
3002 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T42 |
2476 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T7,T9 |
| 1 | 0 | Covered | T5,T7,T9 |
| 1 | 1 | Covered | T10,T13,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T7,T9 |
| 1 | 0 | Covered | T10,T13,T21 |
| 1 | 1 | Covered | T5,T7,T9 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
2121 |
0 |
0 |
| T5 |
469 |
4 |
0 |
0 |
| T6 |
238 |
0 |
0 |
0 |
| T7 |
1680 |
11 |
0 |
0 |
| T8 |
482 |
0 |
0 |
0 |
| T9 |
393 |
1 |
0 |
0 |
| T10 |
224 |
2 |
0 |
0 |
| T13 |
391 |
2 |
0 |
0 |
| T14 |
161 |
1 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T42 |
1012 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
2218 |
0 |
0 |
| T5 |
1468 |
4 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
11 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
1 |
0 |
0 |
| T10 |
2506 |
2 |
0 |
0 |
| T13 |
1210 |
2 |
0 |
0 |
| T14 |
1075 |
1 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T42 |
1464 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T7,T9 |
| 1 | 0 | Covered | T5,T7,T9 |
| 1 | 1 | Covered | T10,T13,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T5,T7,T9 |
| 1 | 0 | Covered | T10,T13,T21 |
| 1 | 1 | Covered | T5,T7,T9 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2214521 |
2112 |
0 |
0 |
| T5 |
1468 |
4 |
0 |
0 |
| T6 |
2571 |
0 |
0 |
0 |
| T7 |
3175 |
11 |
0 |
0 |
| T8 |
1305 |
0 |
0 |
0 |
| T9 |
1261 |
1 |
0 |
0 |
| T10 |
2506 |
2 |
0 |
0 |
| T13 |
1210 |
2 |
0 |
0 |
| T14 |
1075 |
1 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
| T18 |
2742 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T42 |
1464 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
314550 |
2133 |
0 |
0 |
| T5 |
469 |
4 |
0 |
0 |
| T6 |
238 |
0 |
0 |
0 |
| T7 |
1680 |
11 |
0 |
0 |
| T8 |
482 |
0 |
0 |
0 |
| T9 |
393 |
1 |
0 |
0 |
| T10 |
224 |
2 |
0 |
0 |
| T13 |
391 |
2 |
0 |
0 |
| T14 |
161 |
1 |
0 |
0 |
| T15 |
0 |
12 |
0 |
0 |
| T18 |
260 |
0 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T42 |
1012 |
4 |
0 |
0 |