Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4552 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
34 |
1 |
|
|
T15 |
1 |
|
T51 |
1 |
|
T78 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4527 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
59 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3610 |
1 |
|
|
T1 |
11 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
976 |
1 |
|
|
T1 |
8 |
|
T4 |
1 |
|
T7 |
3 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3872 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
714 |
1 |
|
|
T1 |
18 |
|
T13 |
11 |
|
T14 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3269 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
336 |
1 |
|
|
T1 |
10 |
|
T13 |
5 |
|
T16 |
11 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
603 |
1 |
|
|
T4 |
1 |
|
T7 |
3 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
314 |
1 |
|
|
T1 |
8 |
|
T13 |
6 |
|
T16 |
8 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
5 |
1 |
|
|
T15 |
1 |
|
T41 |
1 |
|
T48 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
29 |
1 |
|
|
T51 |
1 |
|
T78 |
1 |
|
T80 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4553 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
33 |
1 |
|
|
T14 |
1 |
|
T15 |
2 |
|
T51 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4527 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
59 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3610 |
1 |
|
|
T1 |
11 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
976 |
1 |
|
|
T1 |
8 |
|
T4 |
1 |
|
T7 |
3 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3872 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
714 |
1 |
|
|
T1 |
18 |
|
T13 |
11 |
|
T14 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3269 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
337 |
1 |
|
|
T1 |
10 |
|
T13 |
5 |
|
T16 |
11 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
603 |
1 |
|
|
T4 |
1 |
|
T7 |
3 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
314 |
1 |
|
|
T1 |
8 |
|
T13 |
6 |
|
T16 |
8 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T15 |
1 |
|
T41 |
1 |
|
T48 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
29 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T51 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4558 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
28 |
1 |
|
|
T49 |
1 |
|
T51 |
1 |
|
T78 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4527 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
59 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3610 |
1 |
|
|
T1 |
11 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
976 |
1 |
|
|
T1 |
8 |
|
T4 |
1 |
|
T7 |
3 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3872 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
714 |
1 |
|
|
T1 |
18 |
|
T13 |
11 |
|
T14 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3269 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
337 |
1 |
|
|
T1 |
10 |
|
T13 |
5 |
|
T15 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
603 |
1 |
|
|
T4 |
1 |
|
T7 |
3 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
314 |
1 |
|
|
T1 |
8 |
|
T13 |
6 |
|
T16 |
8 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T41 |
1 |
|
T48 |
1 |
|
T141 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
24 |
1 |
|
|
T49 |
1 |
|
T51 |
1 |
|
T78 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4558 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
28 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T51 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4527 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
59 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3610 |
1 |
|
|
T1 |
11 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
976 |
1 |
|
|
T1 |
8 |
|
T4 |
1 |
|
T7 |
3 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3872 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
714 |
1 |
|
|
T1 |
18 |
|
T13 |
11 |
|
T14 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3269 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
337 |
1 |
|
|
T1 |
10 |
|
T13 |
5 |
|
T15 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
603 |
1 |
|
|
T4 |
1 |
|
T7 |
3 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
314 |
1 |
|
|
T1 |
8 |
|
T13 |
6 |
|
T16 |
8 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T48 |
1 |
|
T141 |
1 |
|
T142 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
24 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T51 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4549 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
37 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T78 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4527 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
59 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3610 |
1 |
|
|
T1 |
11 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
976 |
1 |
|
|
T1 |
8 |
|
T4 |
1 |
|
T7 |
3 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3872 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
714 |
1 |
|
|
T1 |
18 |
|
T13 |
11 |
|
T14 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3269 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
334 |
1 |
|
|
T1 |
10 |
|
T13 |
5 |
|
T15 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
603 |
1 |
|
|
T4 |
1 |
|
T7 |
3 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
314 |
1 |
|
|
T1 |
8 |
|
T13 |
6 |
|
T16 |
8 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
7 |
1 |
|
|
T41 |
1 |
|
T48 |
5 |
|
T141 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
30 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T78 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4553 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
33 |
1 |
|
|
T14 |
1 |
|
T49 |
1 |
|
T51 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4527 |
1 |
|
|
T1 |
19 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
59 |
1 |
|
|
T14 |
1 |
|
T15 |
1 |
|
T49 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3610 |
1 |
|
|
T1 |
11 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
976 |
1 |
|
|
T1 |
8 |
|
T4 |
1 |
|
T7 |
3 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3872 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[1] |
714 |
1 |
|
|
T1 |
18 |
|
T13 |
11 |
|
T14 |
1 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3269 |
1 |
|
|
T1 |
1 |
|
T2 |
5 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
337 |
1 |
|
|
T1 |
10 |
|
T13 |
5 |
|
T15 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
603 |
1 |
|
|
T4 |
1 |
|
T7 |
3 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
314 |
1 |
|
|
T1 |
8 |
|
T13 |
6 |
|
T16 |
8 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T48 |
2 |
|
T143 |
2 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
29 |
1 |
|
|
T14 |
1 |
|
T49 |
1 |
|
T51 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |