Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T5 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
306740 |
70 |
0 |
0 |
| T11 |
198 |
0 |
0 |
0 |
| T14 |
260 |
1 |
0 |
0 |
| T15 |
269 |
2 |
0 |
0 |
| T17 |
441 |
0 |
0 |
0 |
| T18 |
433 |
0 |
0 |
0 |
| T27 |
263 |
0 |
0 |
0 |
| T41 |
0 |
3 |
0 |
0 |
| T44 |
453 |
0 |
0 |
0 |
| T45 |
338 |
0 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T59 |
157 |
0 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
148 |
0 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
306740 |
2483 |
0 |
0 |
| T2 |
551 |
23 |
0 |
0 |
| T3 |
506 |
22 |
0 |
0 |
| T4 |
538 |
0 |
0 |
0 |
| T5 |
275 |
13 |
0 |
0 |
| T6 |
718 |
0 |
0 |
0 |
| T7 |
342 |
0 |
0 |
0 |
| T8 |
299 |
0 |
0 |
0 |
| T9 |
323 |
0 |
0 |
0 |
| T10 |
3176 |
0 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T15 |
0 |
14 |
0 |
0 |
| T29 |
1055 |
0 |
0 |
0 |
| T49 |
0 |
9 |
0 |
0 |
| T51 |
0 |
17 |
0 |
0 |
| T58 |
0 |
14 |
0 |
0 |
| T61 |
0 |
7 |
0 |
0 |
| T77 |
0 |
171 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
306740 |
70 |
0 |
0 |
| T11 |
198 |
0 |
0 |
0 |
| T14 |
260 |
1 |
0 |
0 |
| T15 |
269 |
2 |
0 |
0 |
| T17 |
441 |
0 |
0 |
0 |
| T18 |
433 |
0 |
0 |
0 |
| T27 |
263 |
0 |
0 |
0 |
| T41 |
0 |
3 |
0 |
0 |
| T44 |
453 |
0 |
0 |
0 |
| T45 |
338 |
0 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T59 |
157 |
0 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
148 |
0 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
306740 |
2483 |
0 |
0 |
| T2 |
551 |
23 |
0 |
0 |
| T3 |
506 |
22 |
0 |
0 |
| T4 |
538 |
0 |
0 |
0 |
| T5 |
275 |
13 |
0 |
0 |
| T6 |
718 |
0 |
0 |
0 |
| T7 |
342 |
0 |
0 |
0 |
| T8 |
299 |
0 |
0 |
0 |
| T9 |
323 |
0 |
0 |
0 |
| T10 |
3176 |
0 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T15 |
0 |
14 |
0 |
0 |
| T29 |
1055 |
0 |
0 |
0 |
| T49 |
0 |
9 |
0 |
0 |
| T51 |
0 |
17 |
0 |
0 |
| T58 |
0 |
14 |
0 |
0 |
| T61 |
0 |
7 |
0 |
0 |
| T77 |
0 |
171 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
306740 |
146 |
0 |
0 |
| T1 |
240 |
4 |
0 |
0 |
| T2 |
551 |
0 |
0 |
0 |
| T3 |
506 |
0 |
0 |
0 |
| T4 |
538 |
0 |
0 |
0 |
| T5 |
275 |
0 |
0 |
0 |
| T6 |
718 |
0 |
0 |
0 |
| T7 |
342 |
0 |
0 |
0 |
| T8 |
299 |
0 |
0 |
0 |
| T9 |
323 |
0 |
0 |
0 |
| T10 |
3176 |
0 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T84 |
0 |
4 |
0 |
0 |
| T85 |
0 |
2 |
0 |
0 |
| T86 |
0 |
4 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
306740 |
70 |
0 |
0 |
| T11 |
198 |
0 |
0 |
0 |
| T14 |
260 |
1 |
0 |
0 |
| T15 |
269 |
2 |
0 |
0 |
| T17 |
441 |
0 |
0 |
0 |
| T18 |
433 |
0 |
0 |
0 |
| T27 |
263 |
0 |
0 |
0 |
| T41 |
0 |
3 |
0 |
0 |
| T44 |
453 |
0 |
0 |
0 |
| T45 |
338 |
0 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T59 |
157 |
0 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
148 |
0 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
306740 |
2483 |
0 |
0 |
| T2 |
551 |
23 |
0 |
0 |
| T3 |
506 |
22 |
0 |
0 |
| T4 |
538 |
0 |
0 |
0 |
| T5 |
275 |
13 |
0 |
0 |
| T6 |
718 |
0 |
0 |
0 |
| T7 |
342 |
0 |
0 |
0 |
| T8 |
299 |
0 |
0 |
0 |
| T9 |
323 |
0 |
0 |
0 |
| T10 |
3176 |
0 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T15 |
0 |
14 |
0 |
0 |
| T29 |
1055 |
0 |
0 |
0 |
| T49 |
0 |
9 |
0 |
0 |
| T51 |
0 |
17 |
0 |
0 |
| T58 |
0 |
14 |
0 |
0 |
| T61 |
0 |
7 |
0 |
0 |
| T77 |
0 |
171 |
0 |
0 |