Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T6 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24795983 |
6360 |
0 |
0 |
T1 |
415449 |
49 |
0 |
0 |
T2 |
9690 |
0 |
0 |
0 |
T3 |
4797 |
2 |
0 |
0 |
T4 |
1134 |
1 |
0 |
0 |
T5 |
5585 |
0 |
0 |
0 |
T6 |
281355 |
97 |
0 |
0 |
T7 |
25326 |
25 |
0 |
0 |
T8 |
12125 |
8 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T10 |
15271 |
0 |
0 |
0 |
T13 |
0 |
43 |
0 |
0 |
T20 |
0 |
19 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24795983 |
269318 |
0 |
0 |
T1 |
415449 |
2750 |
0 |
0 |
T2 |
9690 |
0 |
0 |
0 |
T3 |
4797 |
271 |
0 |
0 |
T4 |
1134 |
10 |
0 |
0 |
T5 |
5585 |
0 |
0 |
0 |
T6 |
281355 |
2470 |
0 |
0 |
T7 |
25326 |
614 |
0 |
0 |
T8 |
12125 |
352 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T10 |
15271 |
0 |
0 |
0 |
T13 |
0 |
1028 |
0 |
0 |
T20 |
0 |
456 |
0 |
0 |
T33 |
0 |
1312 |
0 |
0 |
T34 |
0 |
555 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24795983 |
10165781 |
0 |
0 |
T1 |
415449 |
173207 |
0 |
0 |
T2 |
9690 |
4518 |
0 |
0 |
T3 |
4797 |
1903 |
0 |
0 |
T4 |
1134 |
822 |
0 |
0 |
T5 |
5585 |
0 |
0 |
0 |
T6 |
281355 |
119681 |
0 |
0 |
T7 |
25326 |
13316 |
0 |
0 |
T8 |
12125 |
6830 |
0 |
0 |
T9 |
3612 |
1091 |
0 |
0 |
T10 |
15271 |
0 |
0 |
0 |
T20 |
0 |
9193 |
0 |
0 |
T74 |
0 |
7581 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24795983 |
269347 |
0 |
0 |
T1 |
415449 |
2753 |
0 |
0 |
T2 |
9690 |
0 |
0 |
0 |
T3 |
4797 |
271 |
0 |
0 |
T4 |
1134 |
10 |
0 |
0 |
T5 |
5585 |
0 |
0 |
0 |
T6 |
281355 |
2470 |
0 |
0 |
T7 |
25326 |
614 |
0 |
0 |
T8 |
12125 |
352 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T10 |
15271 |
0 |
0 |
0 |
T13 |
0 |
1026 |
0 |
0 |
T20 |
0 |
456 |
0 |
0 |
T33 |
0 |
1312 |
0 |
0 |
T34 |
0 |
555 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24795983 |
6360 |
0 |
0 |
T1 |
415449 |
49 |
0 |
0 |
T2 |
9690 |
0 |
0 |
0 |
T3 |
4797 |
2 |
0 |
0 |
T4 |
1134 |
1 |
0 |
0 |
T5 |
5585 |
0 |
0 |
0 |
T6 |
281355 |
97 |
0 |
0 |
T7 |
25326 |
25 |
0 |
0 |
T8 |
12125 |
8 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T10 |
15271 |
0 |
0 |
0 |
T13 |
0 |
43 |
0 |
0 |
T20 |
0 |
19 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24795983 |
269318 |
0 |
0 |
T1 |
415449 |
2750 |
0 |
0 |
T2 |
9690 |
0 |
0 |
0 |
T3 |
4797 |
271 |
0 |
0 |
T4 |
1134 |
10 |
0 |
0 |
T5 |
5585 |
0 |
0 |
0 |
T6 |
281355 |
2470 |
0 |
0 |
T7 |
25326 |
614 |
0 |
0 |
T8 |
12125 |
352 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T10 |
15271 |
0 |
0 |
0 |
T13 |
0 |
1028 |
0 |
0 |
T20 |
0 |
456 |
0 |
0 |
T33 |
0 |
1312 |
0 |
0 |
T34 |
0 |
555 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24795983 |
10165781 |
0 |
0 |
T1 |
415449 |
173207 |
0 |
0 |
T2 |
9690 |
4518 |
0 |
0 |
T3 |
4797 |
1903 |
0 |
0 |
T4 |
1134 |
822 |
0 |
0 |
T5 |
5585 |
0 |
0 |
0 |
T6 |
281355 |
119681 |
0 |
0 |
T7 |
25326 |
13316 |
0 |
0 |
T8 |
12125 |
6830 |
0 |
0 |
T9 |
3612 |
1091 |
0 |
0 |
T10 |
15271 |
0 |
0 |
0 |
T20 |
0 |
9193 |
0 |
0 |
T74 |
0 |
7581 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24795983 |
269347 |
0 |
0 |
T1 |
415449 |
2753 |
0 |
0 |
T2 |
9690 |
0 |
0 |
0 |
T3 |
4797 |
271 |
0 |
0 |
T4 |
1134 |
10 |
0 |
0 |
T5 |
5585 |
0 |
0 |
0 |
T6 |
281355 |
2470 |
0 |
0 |
T7 |
25326 |
614 |
0 |
0 |
T8 |
12125 |
352 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T10 |
15271 |
0 |
0 |
0 |
T13 |
0 |
1026 |
0 |
0 |
T20 |
0 |
456 |
0 |
0 |
T33 |
0 |
1312 |
0 |
0 |
T34 |
0 |
555 |
0 |
0 |