Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25526875 |
6568 |
0 |
0 |
| T2 |
9706 |
3 |
0 |
0 |
| T3 |
3010 |
2 |
0 |
0 |
| T4 |
10080 |
0 |
0 |
0 |
| T5 |
595483 |
108 |
0 |
0 |
| T6 |
2390 |
0 |
0 |
0 |
| T7 |
1818 |
0 |
0 |
0 |
| T8 |
1437 |
2 |
0 |
0 |
| T9 |
3061 |
0 |
0 |
0 |
| T10 |
52562 |
23 |
0 |
0 |
| T11 |
660 |
0 |
0 |
0 |
| T13 |
0 |
20 |
0 |
0 |
| T14 |
0 |
71 |
0 |
0 |
| T34 |
0 |
7 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T72 |
0 |
23 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25526875 |
279687 |
0 |
0 |
| T2 |
9706 |
429 |
0 |
0 |
| T3 |
3010 |
432 |
0 |
0 |
| T4 |
10080 |
0 |
0 |
0 |
| T5 |
595483 |
5796 |
0 |
0 |
| T6 |
2390 |
0 |
0 |
0 |
| T7 |
1818 |
0 |
0 |
0 |
| T8 |
1437 |
144 |
0 |
0 |
| T9 |
3061 |
0 |
0 |
0 |
| T10 |
52562 |
1567 |
0 |
0 |
| T11 |
660 |
0 |
0 |
0 |
| T13 |
0 |
366 |
0 |
0 |
| T14 |
0 |
4151 |
0 |
0 |
| T34 |
0 |
198 |
0 |
0 |
| T71 |
0 |
10 |
0 |
0 |
| T72 |
0 |
1136 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25526875 |
10717172 |
0 |
0 |
| T2 |
9706 |
3473 |
0 |
0 |
| T3 |
3010 |
180 |
0 |
0 |
| T4 |
10080 |
4191 |
0 |
0 |
| T5 |
595483 |
246853 |
0 |
0 |
| T6 |
2390 |
0 |
0 |
0 |
| T7 |
1818 |
0 |
0 |
0 |
| T8 |
1437 |
649 |
0 |
0 |
| T9 |
3061 |
0 |
0 |
0 |
| T10 |
52562 |
25557 |
0 |
0 |
| T11 |
660 |
0 |
0 |
0 |
| T34 |
0 |
2675 |
0 |
0 |
| T38 |
0 |
3478 |
0 |
0 |
| T39 |
0 |
574 |
0 |
0 |
| T73 |
0 |
6643 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25526875 |
279655 |
0 |
0 |
| T2 |
9706 |
429 |
0 |
0 |
| T3 |
3010 |
432 |
0 |
0 |
| T4 |
10080 |
0 |
0 |
0 |
| T5 |
595483 |
5794 |
0 |
0 |
| T6 |
2390 |
0 |
0 |
0 |
| T7 |
1818 |
0 |
0 |
0 |
| T8 |
1437 |
144 |
0 |
0 |
| T9 |
3061 |
0 |
0 |
0 |
| T10 |
52562 |
1570 |
0 |
0 |
| T11 |
660 |
0 |
0 |
0 |
| T13 |
0 |
366 |
0 |
0 |
| T14 |
0 |
4151 |
0 |
0 |
| T34 |
0 |
196 |
0 |
0 |
| T71 |
0 |
10 |
0 |
0 |
| T72 |
0 |
1136 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25526875 |
6568 |
0 |
0 |
| T2 |
9706 |
3 |
0 |
0 |
| T3 |
3010 |
2 |
0 |
0 |
| T4 |
10080 |
0 |
0 |
0 |
| T5 |
595483 |
108 |
0 |
0 |
| T6 |
2390 |
0 |
0 |
0 |
| T7 |
1818 |
0 |
0 |
0 |
| T8 |
1437 |
2 |
0 |
0 |
| T9 |
3061 |
0 |
0 |
0 |
| T10 |
52562 |
23 |
0 |
0 |
| T11 |
660 |
0 |
0 |
0 |
| T13 |
0 |
20 |
0 |
0 |
| T14 |
0 |
71 |
0 |
0 |
| T34 |
0 |
7 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
| T72 |
0 |
23 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25526875 |
279687 |
0 |
0 |
| T2 |
9706 |
429 |
0 |
0 |
| T3 |
3010 |
432 |
0 |
0 |
| T4 |
10080 |
0 |
0 |
0 |
| T5 |
595483 |
5796 |
0 |
0 |
| T6 |
2390 |
0 |
0 |
0 |
| T7 |
1818 |
0 |
0 |
0 |
| T8 |
1437 |
144 |
0 |
0 |
| T9 |
3061 |
0 |
0 |
0 |
| T10 |
52562 |
1567 |
0 |
0 |
| T11 |
660 |
0 |
0 |
0 |
| T13 |
0 |
366 |
0 |
0 |
| T14 |
0 |
4151 |
0 |
0 |
| T34 |
0 |
198 |
0 |
0 |
| T71 |
0 |
10 |
0 |
0 |
| T72 |
0 |
1136 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25526875 |
10717172 |
0 |
0 |
| T2 |
9706 |
3473 |
0 |
0 |
| T3 |
3010 |
180 |
0 |
0 |
| T4 |
10080 |
4191 |
0 |
0 |
| T5 |
595483 |
246853 |
0 |
0 |
| T6 |
2390 |
0 |
0 |
0 |
| T7 |
1818 |
0 |
0 |
0 |
| T8 |
1437 |
649 |
0 |
0 |
| T9 |
3061 |
0 |
0 |
0 |
| T10 |
52562 |
25557 |
0 |
0 |
| T11 |
660 |
0 |
0 |
0 |
| T34 |
0 |
2675 |
0 |
0 |
| T38 |
0 |
3478 |
0 |
0 |
| T39 |
0 |
574 |
0 |
0 |
| T73 |
0 |
6643 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25526875 |
279655 |
0 |
0 |
| T2 |
9706 |
429 |
0 |
0 |
| T3 |
3010 |
432 |
0 |
0 |
| T4 |
10080 |
0 |
0 |
0 |
| T5 |
595483 |
5794 |
0 |
0 |
| T6 |
2390 |
0 |
0 |
0 |
| T7 |
1818 |
0 |
0 |
0 |
| T8 |
1437 |
144 |
0 |
0 |
| T9 |
3061 |
0 |
0 |
0 |
| T10 |
52562 |
1570 |
0 |
0 |
| T11 |
660 |
0 |
0 |
0 |
| T13 |
0 |
366 |
0 |
0 |
| T14 |
0 |
4151 |
0 |
0 |
| T34 |
0 |
196 |
0 |
0 |
| T71 |
0 |
10 |
0 |
0 |
| T72 |
0 |
1136 |
0 |
0 |