Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T23,T14 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3404105 |
9315 |
0 |
0 |
| T1 |
5816 |
20 |
0 |
0 |
| T2 |
1430 |
8 |
0 |
0 |
| T3 |
3313 |
7 |
0 |
0 |
| T4 |
257 |
0 |
0 |
0 |
| T5 |
9277 |
28 |
0 |
0 |
| T6 |
775 |
0 |
0 |
0 |
| T7 |
529 |
0 |
0 |
0 |
| T8 |
7433 |
24 |
0 |
0 |
| T9 |
409 |
0 |
0 |
0 |
| T10 |
2227 |
5 |
0 |
0 |
| T22 |
0 |
24 |
0 |
0 |
| T23 |
0 |
38 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T51 |
0 |
8 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3404105 |
116670 |
0 |
0 |
| T1 |
5816 |
202 |
0 |
0 |
| T2 |
1430 |
66 |
0 |
0 |
| T3 |
3313 |
169 |
0 |
0 |
| T4 |
257 |
0 |
0 |
0 |
| T5 |
9277 |
436 |
0 |
0 |
| T6 |
775 |
0 |
0 |
0 |
| T7 |
529 |
0 |
0 |
0 |
| T8 |
7433 |
309 |
0 |
0 |
| T9 |
409 |
0 |
0 |
0 |
| T10 |
2227 |
137 |
0 |
0 |
| T22 |
0 |
199 |
0 |
0 |
| T23 |
0 |
309 |
0 |
0 |
| T36 |
0 |
12 |
0 |
0 |
| T51 |
0 |
96 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3404105 |
9315 |
0 |
0 |
| T1 |
5816 |
20 |
0 |
0 |
| T2 |
1430 |
8 |
0 |
0 |
| T3 |
3313 |
7 |
0 |
0 |
| T4 |
257 |
0 |
0 |
0 |
| T5 |
9277 |
28 |
0 |
0 |
| T6 |
775 |
0 |
0 |
0 |
| T7 |
529 |
0 |
0 |
0 |
| T8 |
7433 |
24 |
0 |
0 |
| T9 |
409 |
0 |
0 |
0 |
| T10 |
2227 |
5 |
0 |
0 |
| T22 |
0 |
24 |
0 |
0 |
| T23 |
0 |
38 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T51 |
0 |
8 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3404105 |
116670 |
0 |
0 |
| T1 |
5816 |
202 |
0 |
0 |
| T2 |
1430 |
66 |
0 |
0 |
| T3 |
3313 |
169 |
0 |
0 |
| T4 |
257 |
0 |
0 |
0 |
| T5 |
9277 |
436 |
0 |
0 |
| T6 |
775 |
0 |
0 |
0 |
| T7 |
529 |
0 |
0 |
0 |
| T8 |
7433 |
309 |
0 |
0 |
| T9 |
409 |
0 |
0 |
0 |
| T10 |
2227 |
137 |
0 |
0 |
| T22 |
0 |
199 |
0 |
0 |
| T23 |
0 |
309 |
0 |
0 |
| T36 |
0 |
12 |
0 |
0 |
| T51 |
0 |
96 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3404105 |
2115 |
0 |
0 |
| T3 |
3313 |
1 |
0 |
0 |
| T4 |
257 |
0 |
0 |
0 |
| T5 |
9277 |
1 |
0 |
0 |
| T6 |
775 |
0 |
0 |
0 |
| T7 |
529 |
5 |
0 |
0 |
| T8 |
7433 |
0 |
0 |
0 |
| T9 |
409 |
0 |
0 |
0 |
| T10 |
2227 |
3 |
0 |
0 |
| T14 |
0 |
47 |
0 |
0 |
| T15 |
0 |
45 |
0 |
0 |
| T22 |
6097 |
0 |
0 |
0 |
| T23 |
0 |
6 |
0 |
0 |
| T24 |
0 |
18 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T36 |
359 |
0 |
0 |
0 |
| T77 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3404105 |
9315 |
0 |
0 |
| T1 |
5816 |
20 |
0 |
0 |
| T2 |
1430 |
8 |
0 |
0 |
| T3 |
3313 |
7 |
0 |
0 |
| T4 |
257 |
0 |
0 |
0 |
| T5 |
9277 |
28 |
0 |
0 |
| T6 |
775 |
0 |
0 |
0 |
| T7 |
529 |
0 |
0 |
0 |
| T8 |
7433 |
24 |
0 |
0 |
| T9 |
409 |
0 |
0 |
0 |
| T10 |
2227 |
5 |
0 |
0 |
| T22 |
0 |
24 |
0 |
0 |
| T23 |
0 |
38 |
0 |
0 |
| T36 |
0 |
1 |
0 |
0 |
| T51 |
0 |
8 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3404105 |
116670 |
0 |
0 |
| T1 |
5816 |
202 |
0 |
0 |
| T2 |
1430 |
66 |
0 |
0 |
| T3 |
3313 |
169 |
0 |
0 |
| T4 |
257 |
0 |
0 |
0 |
| T5 |
9277 |
436 |
0 |
0 |
| T6 |
775 |
0 |
0 |
0 |
| T7 |
529 |
0 |
0 |
0 |
| T8 |
7433 |
309 |
0 |
0 |
| T9 |
409 |
0 |
0 |
0 |
| T10 |
2227 |
137 |
0 |
0 |
| T22 |
0 |
199 |
0 |
0 |
| T23 |
0 |
309 |
0 |
0 |
| T36 |
0 |
12 |
0 |
0 |
| T51 |
0 |
96 |
0 |
0 |