Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T8 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17900730 |
4921 |
0 |
0 |
T3 |
303207 |
24 |
0 |
0 |
T4 |
84936 |
13 |
0 |
0 |
T5 |
840 |
0 |
0 |
0 |
T6 |
1742 |
0 |
0 |
0 |
T7 |
4720 |
0 |
0 |
0 |
T8 |
10877 |
8 |
0 |
0 |
T9 |
2204 |
0 |
0 |
0 |
T10 |
60891 |
17 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T21 |
0 |
23 |
0 |
0 |
T33 |
0 |
7 |
0 |
0 |
T35 |
0 |
20 |
0 |
0 |
T37 |
3961 |
0 |
0 |
0 |
T38 |
2614 |
0 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17900730 |
214953 |
0 |
0 |
T3 |
303207 |
1886 |
0 |
0 |
T4 |
84936 |
979 |
0 |
0 |
T5 |
840 |
0 |
0 |
0 |
T6 |
1742 |
0 |
0 |
0 |
T7 |
4720 |
0 |
0 |
0 |
T8 |
10877 |
386 |
0 |
0 |
T9 |
2204 |
0 |
0 |
0 |
T10 |
60891 |
1063 |
0 |
0 |
T20 |
0 |
673 |
0 |
0 |
T21 |
0 |
588 |
0 |
0 |
T33 |
0 |
97 |
0 |
0 |
T35 |
0 |
1351 |
0 |
0 |
T37 |
3961 |
0 |
0 |
0 |
T38 |
2614 |
0 |
0 |
0 |
T44 |
0 |
362 |
0 |
0 |
T70 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17900730 |
7231822 |
0 |
0 |
T3 |
303207 |
142207 |
0 |
0 |
T4 |
84936 |
32593 |
0 |
0 |
T5 |
840 |
669 |
0 |
0 |
T6 |
1742 |
0 |
0 |
0 |
T7 |
4720 |
0 |
0 |
0 |
T8 |
10877 |
5547 |
0 |
0 |
T9 |
2204 |
0 |
0 |
0 |
T10 |
60891 |
24846 |
0 |
0 |
T33 |
0 |
1301 |
0 |
0 |
T37 |
3961 |
1421 |
0 |
0 |
T38 |
2614 |
1584 |
0 |
0 |
T69 |
0 |
2274 |
0 |
0 |
T70 |
0 |
813 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17900730 |
214958 |
0 |
0 |
T3 |
303207 |
1886 |
0 |
0 |
T4 |
84936 |
979 |
0 |
0 |
T5 |
840 |
0 |
0 |
0 |
T6 |
1742 |
0 |
0 |
0 |
T7 |
4720 |
0 |
0 |
0 |
T8 |
10877 |
386 |
0 |
0 |
T9 |
2204 |
0 |
0 |
0 |
T10 |
60891 |
1063 |
0 |
0 |
T20 |
0 |
673 |
0 |
0 |
T21 |
0 |
588 |
0 |
0 |
T33 |
0 |
97 |
0 |
0 |
T35 |
0 |
1351 |
0 |
0 |
T37 |
3961 |
0 |
0 |
0 |
T38 |
2614 |
0 |
0 |
0 |
T44 |
0 |
362 |
0 |
0 |
T70 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17900730 |
4921 |
0 |
0 |
T3 |
303207 |
24 |
0 |
0 |
T4 |
84936 |
13 |
0 |
0 |
T5 |
840 |
0 |
0 |
0 |
T6 |
1742 |
0 |
0 |
0 |
T7 |
4720 |
0 |
0 |
0 |
T8 |
10877 |
8 |
0 |
0 |
T9 |
2204 |
0 |
0 |
0 |
T10 |
60891 |
17 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T21 |
0 |
23 |
0 |
0 |
T33 |
0 |
7 |
0 |
0 |
T35 |
0 |
20 |
0 |
0 |
T37 |
3961 |
0 |
0 |
0 |
T38 |
2614 |
0 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17900730 |
214953 |
0 |
0 |
T3 |
303207 |
1886 |
0 |
0 |
T4 |
84936 |
979 |
0 |
0 |
T5 |
840 |
0 |
0 |
0 |
T6 |
1742 |
0 |
0 |
0 |
T7 |
4720 |
0 |
0 |
0 |
T8 |
10877 |
386 |
0 |
0 |
T9 |
2204 |
0 |
0 |
0 |
T10 |
60891 |
1063 |
0 |
0 |
T20 |
0 |
673 |
0 |
0 |
T21 |
0 |
588 |
0 |
0 |
T33 |
0 |
97 |
0 |
0 |
T35 |
0 |
1351 |
0 |
0 |
T37 |
3961 |
0 |
0 |
0 |
T38 |
2614 |
0 |
0 |
0 |
T44 |
0 |
362 |
0 |
0 |
T70 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17900730 |
7231822 |
0 |
0 |
T3 |
303207 |
142207 |
0 |
0 |
T4 |
84936 |
32593 |
0 |
0 |
T5 |
840 |
669 |
0 |
0 |
T6 |
1742 |
0 |
0 |
0 |
T7 |
4720 |
0 |
0 |
0 |
T8 |
10877 |
5547 |
0 |
0 |
T9 |
2204 |
0 |
0 |
0 |
T10 |
60891 |
24846 |
0 |
0 |
T33 |
0 |
1301 |
0 |
0 |
T37 |
3961 |
1421 |
0 |
0 |
T38 |
2614 |
1584 |
0 |
0 |
T69 |
0 |
2274 |
0 |
0 |
T70 |
0 |
813 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17900730 |
214958 |
0 |
0 |
T3 |
303207 |
1886 |
0 |
0 |
T4 |
84936 |
979 |
0 |
0 |
T5 |
840 |
0 |
0 |
0 |
T6 |
1742 |
0 |
0 |
0 |
T7 |
4720 |
0 |
0 |
0 |
T8 |
10877 |
386 |
0 |
0 |
T9 |
2204 |
0 |
0 |
0 |
T10 |
60891 |
1063 |
0 |
0 |
T20 |
0 |
673 |
0 |
0 |
T21 |
0 |
588 |
0 |
0 |
T33 |
0 |
97 |
0 |
0 |
T35 |
0 |
1351 |
0 |
0 |
T37 |
3961 |
0 |
0 |
0 |
T38 |
2614 |
0 |
0 |
0 |
T44 |
0 |
362 |
0 |
0 |
T70 |
0 |
13 |
0 |
0 |