Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T8 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3864781 |
9984 |
0 |
0 |
T3 |
28014 |
117 |
0 |
0 |
T4 |
8448 |
30 |
0 |
0 |
T5 |
860 |
0 |
0 |
0 |
T6 |
546 |
0 |
0 |
0 |
T7 |
850 |
0 |
0 |
0 |
T8 |
2044 |
7 |
0 |
0 |
T9 |
385 |
0 |
0 |
0 |
T10 |
6754 |
20 |
0 |
0 |
T20 |
0 |
23 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T35 |
0 |
23 |
0 |
0 |
T37 |
437 |
1 |
0 |
0 |
T38 |
746 |
0 |
0 |
0 |
T69 |
0 |
8 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3864781 |
124381 |
0 |
0 |
T3 |
28014 |
969 |
0 |
0 |
T4 |
8448 |
260 |
0 |
0 |
T5 |
860 |
0 |
0 |
0 |
T6 |
546 |
0 |
0 |
0 |
T7 |
850 |
0 |
0 |
0 |
T8 |
2044 |
92 |
0 |
0 |
T9 |
385 |
0 |
0 |
0 |
T10 |
6754 |
163 |
0 |
0 |
T20 |
0 |
182 |
0 |
0 |
T33 |
0 |
319 |
0 |
0 |
T35 |
0 |
182 |
0 |
0 |
T37 |
437 |
9 |
0 |
0 |
T38 |
746 |
0 |
0 |
0 |
T69 |
0 |
132 |
0 |
0 |
T70 |
0 |
14 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3864781 |
9984 |
0 |
0 |
T3 |
28014 |
117 |
0 |
0 |
T4 |
8448 |
30 |
0 |
0 |
T5 |
860 |
0 |
0 |
0 |
T6 |
546 |
0 |
0 |
0 |
T7 |
850 |
0 |
0 |
0 |
T8 |
2044 |
7 |
0 |
0 |
T9 |
385 |
0 |
0 |
0 |
T10 |
6754 |
20 |
0 |
0 |
T20 |
0 |
23 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T35 |
0 |
23 |
0 |
0 |
T37 |
437 |
1 |
0 |
0 |
T38 |
746 |
0 |
0 |
0 |
T69 |
0 |
8 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3864781 |
124381 |
0 |
0 |
T3 |
28014 |
969 |
0 |
0 |
T4 |
8448 |
260 |
0 |
0 |
T5 |
860 |
0 |
0 |
0 |
T6 |
546 |
0 |
0 |
0 |
T7 |
850 |
0 |
0 |
0 |
T8 |
2044 |
92 |
0 |
0 |
T9 |
385 |
0 |
0 |
0 |
T10 |
6754 |
163 |
0 |
0 |
T20 |
0 |
182 |
0 |
0 |
T33 |
0 |
319 |
0 |
0 |
T35 |
0 |
182 |
0 |
0 |
T37 |
437 |
9 |
0 |
0 |
T38 |
746 |
0 |
0 |
0 |
T69 |
0 |
132 |
0 |
0 |
T70 |
0 |
14 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3864781 |
2483 |
0 |
0 |
T3 |
28014 |
73 |
0 |
0 |
T4 |
8448 |
7 |
0 |
0 |
T5 |
860 |
0 |
0 |
0 |
T6 |
546 |
0 |
0 |
0 |
T7 |
850 |
0 |
0 |
0 |
T8 |
2044 |
0 |
0 |
0 |
T9 |
385 |
0 |
0 |
0 |
T10 |
6754 |
0 |
0 |
0 |
T19 |
0 |
107 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T37 |
437 |
0 |
0 |
0 |
T38 |
746 |
8 |
0 |
0 |
T40 |
0 |
39 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3864781 |
9984 |
0 |
0 |
T3 |
28014 |
117 |
0 |
0 |
T4 |
8448 |
30 |
0 |
0 |
T5 |
860 |
0 |
0 |
0 |
T6 |
546 |
0 |
0 |
0 |
T7 |
850 |
0 |
0 |
0 |
T8 |
2044 |
7 |
0 |
0 |
T9 |
385 |
0 |
0 |
0 |
T10 |
6754 |
20 |
0 |
0 |
T20 |
0 |
23 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T35 |
0 |
23 |
0 |
0 |
T37 |
437 |
1 |
0 |
0 |
T38 |
746 |
0 |
0 |
0 |
T69 |
0 |
8 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3864781 |
124381 |
0 |
0 |
T3 |
28014 |
969 |
0 |
0 |
T4 |
8448 |
260 |
0 |
0 |
T5 |
860 |
0 |
0 |
0 |
T6 |
546 |
0 |
0 |
0 |
T7 |
850 |
0 |
0 |
0 |
T8 |
2044 |
92 |
0 |
0 |
T9 |
385 |
0 |
0 |
0 |
T10 |
6754 |
163 |
0 |
0 |
T20 |
0 |
182 |
0 |
0 |
T33 |
0 |
319 |
0 |
0 |
T35 |
0 |
182 |
0 |
0 |
T37 |
437 |
9 |
0 |
0 |
T38 |
746 |
0 |
0 |
0 |
T69 |
0 |
132 |
0 |
0 |
T70 |
0 |
14 |
0 |
0 |