Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T14 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3519646 |
9332 |
0 |
0 |
T1 |
1169 |
2 |
0 |
0 |
T2 |
373 |
0 |
0 |
0 |
T3 |
6604 |
20 |
0 |
0 |
T4 |
701 |
0 |
0 |
0 |
T5 |
420 |
0 |
0 |
0 |
T6 |
1523 |
7 |
0 |
0 |
T7 |
251 |
0 |
0 |
0 |
T8 |
405 |
0 |
0 |
0 |
T9 |
719 |
0 |
0 |
0 |
T10 |
926 |
3 |
0 |
0 |
T14 |
0 |
91 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T23 |
0 |
23 |
0 |
0 |
T24 |
0 |
19 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3519646 |
120510 |
0 |
0 |
T1 |
1169 |
14 |
0 |
0 |
T2 |
373 |
8 |
0 |
0 |
T3 |
6604 |
260 |
0 |
0 |
T4 |
701 |
0 |
0 |
0 |
T5 |
420 |
0 |
0 |
0 |
T6 |
1523 |
55 |
0 |
0 |
T7 |
251 |
0 |
0 |
0 |
T8 |
405 |
0 |
0 |
0 |
T9 |
719 |
0 |
0 |
0 |
T10 |
926 |
29 |
0 |
0 |
T14 |
0 |
1239 |
0 |
0 |
T21 |
0 |
546 |
0 |
0 |
T23 |
0 |
187 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T72 |
0 |
15 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3519646 |
9332 |
0 |
0 |
T1 |
1169 |
2 |
0 |
0 |
T2 |
373 |
0 |
0 |
0 |
T3 |
6604 |
20 |
0 |
0 |
T4 |
701 |
0 |
0 |
0 |
T5 |
420 |
0 |
0 |
0 |
T6 |
1523 |
7 |
0 |
0 |
T7 |
251 |
0 |
0 |
0 |
T8 |
405 |
0 |
0 |
0 |
T9 |
719 |
0 |
0 |
0 |
T10 |
926 |
3 |
0 |
0 |
T14 |
0 |
91 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T23 |
0 |
23 |
0 |
0 |
T24 |
0 |
19 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3519646 |
120510 |
0 |
0 |
T1 |
1169 |
14 |
0 |
0 |
T2 |
373 |
8 |
0 |
0 |
T3 |
6604 |
260 |
0 |
0 |
T4 |
701 |
0 |
0 |
0 |
T5 |
420 |
0 |
0 |
0 |
T6 |
1523 |
55 |
0 |
0 |
T7 |
251 |
0 |
0 |
0 |
T8 |
405 |
0 |
0 |
0 |
T9 |
719 |
0 |
0 |
0 |
T10 |
926 |
29 |
0 |
0 |
T14 |
0 |
1239 |
0 |
0 |
T21 |
0 |
546 |
0 |
0 |
T23 |
0 |
187 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T72 |
0 |
15 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3519646 |
2114 |
0 |
0 |
T6 |
1523 |
2 |
0 |
0 |
T7 |
251 |
1 |
0 |
0 |
T8 |
405 |
4 |
0 |
0 |
T9 |
719 |
0 |
0 |
0 |
T10 |
926 |
0 |
0 |
0 |
T14 |
34504 |
31 |
0 |
0 |
T15 |
539 |
0 |
0 |
0 |
T21 |
17860 |
12 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T23 |
5183 |
0 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T37 |
224 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3519646 |
9332 |
0 |
0 |
T1 |
1169 |
2 |
0 |
0 |
T2 |
373 |
0 |
0 |
0 |
T3 |
6604 |
20 |
0 |
0 |
T4 |
701 |
0 |
0 |
0 |
T5 |
420 |
0 |
0 |
0 |
T6 |
1523 |
7 |
0 |
0 |
T7 |
251 |
0 |
0 |
0 |
T8 |
405 |
0 |
0 |
0 |
T9 |
719 |
0 |
0 |
0 |
T10 |
926 |
3 |
0 |
0 |
T14 |
0 |
91 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T23 |
0 |
23 |
0 |
0 |
T24 |
0 |
19 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3519646 |
120510 |
0 |
0 |
T1 |
1169 |
14 |
0 |
0 |
T2 |
373 |
8 |
0 |
0 |
T3 |
6604 |
260 |
0 |
0 |
T4 |
701 |
0 |
0 |
0 |
T5 |
420 |
0 |
0 |
0 |
T6 |
1523 |
55 |
0 |
0 |
T7 |
251 |
0 |
0 |
0 |
T8 |
405 |
0 |
0 |
0 |
T9 |
719 |
0 |
0 |
0 |
T10 |
926 |
29 |
0 |
0 |
T14 |
0 |
1239 |
0 |
0 |
T21 |
0 |
546 |
0 |
0 |
T23 |
0 |
187 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T72 |
0 |
15 |
0 |
0 |