Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T5,T10 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T10,T48,T25 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16819950 |
4701 |
0 |
0 |
| T5 |
51164 |
24 |
0 |
0 |
| T6 |
10073 |
0 |
0 |
0 |
| T7 |
3236 |
0 |
0 |
0 |
| T8 |
2353 |
0 |
0 |
0 |
| T9 |
1885 |
0 |
0 |
0 |
| T10 |
1696 |
2 |
0 |
0 |
| T11 |
821 |
0 |
0 |
0 |
| T12 |
2634 |
1 |
0 |
0 |
| T24 |
2389 |
1 |
0 |
0 |
| T25 |
0 |
21 |
0 |
0 |
| T26 |
0 |
16 |
0 |
0 |
| T40 |
0 |
9 |
0 |
0 |
| T48 |
2938 |
3 |
0 |
0 |
| T49 |
0 |
3 |
0 |
0 |
| T84 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16819950 |
199446 |
0 |
0 |
| T5 |
51164 |
1170 |
0 |
0 |
| T6 |
10073 |
0 |
0 |
0 |
| T7 |
3236 |
0 |
0 |
0 |
| T8 |
2353 |
0 |
0 |
0 |
| T9 |
1885 |
0 |
0 |
0 |
| T10 |
1696 |
180 |
0 |
0 |
| T11 |
821 |
0 |
0 |
0 |
| T12 |
2634 |
13 |
0 |
0 |
| T24 |
2389 |
50 |
0 |
0 |
| T25 |
0 |
492 |
0 |
0 |
| T26 |
0 |
1224 |
0 |
0 |
| T40 |
0 |
108 |
0 |
0 |
| T48 |
2938 |
656 |
0 |
0 |
| T49 |
0 |
250 |
0 |
0 |
| T84 |
0 |
428 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16819950 |
6816583 |
0 |
0 |
| T3 |
1064 |
799 |
0 |
0 |
| T4 |
4000 |
0 |
0 |
0 |
| T5 |
51164 |
28731 |
0 |
0 |
| T6 |
10073 |
0 |
0 |
0 |
| T7 |
3236 |
0 |
0 |
0 |
| T8 |
2353 |
0 |
0 |
0 |
| T9 |
1885 |
0 |
0 |
0 |
| T10 |
1696 |
144 |
0 |
0 |
| T11 |
821 |
0 |
0 |
0 |
| T12 |
2634 |
1733 |
0 |
0 |
| T13 |
0 |
1165 |
0 |
0 |
| T24 |
0 |
565 |
0 |
0 |
| T25 |
0 |
14187 |
0 |
0 |
| T40 |
0 |
6233 |
0 |
0 |
| T48 |
0 |
851 |
0 |
0 |
| T58 |
0 |
3014 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16819950 |
199446 |
0 |
0 |
| T5 |
51164 |
1170 |
0 |
0 |
| T6 |
10073 |
0 |
0 |
0 |
| T7 |
3236 |
0 |
0 |
0 |
| T8 |
2353 |
0 |
0 |
0 |
| T9 |
1885 |
0 |
0 |
0 |
| T10 |
1696 |
180 |
0 |
0 |
| T11 |
821 |
0 |
0 |
0 |
| T12 |
2634 |
13 |
0 |
0 |
| T24 |
2389 |
50 |
0 |
0 |
| T25 |
0 |
492 |
0 |
0 |
| T26 |
0 |
1224 |
0 |
0 |
| T40 |
0 |
108 |
0 |
0 |
| T48 |
2938 |
656 |
0 |
0 |
| T49 |
0 |
250 |
0 |
0 |
| T84 |
0 |
428 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16819950 |
4701 |
0 |
0 |
| T5 |
51164 |
24 |
0 |
0 |
| T6 |
10073 |
0 |
0 |
0 |
| T7 |
3236 |
0 |
0 |
0 |
| T8 |
2353 |
0 |
0 |
0 |
| T9 |
1885 |
0 |
0 |
0 |
| T10 |
1696 |
2 |
0 |
0 |
| T11 |
821 |
0 |
0 |
0 |
| T12 |
2634 |
1 |
0 |
0 |
| T24 |
2389 |
1 |
0 |
0 |
| T25 |
0 |
21 |
0 |
0 |
| T26 |
0 |
16 |
0 |
0 |
| T40 |
0 |
9 |
0 |
0 |
| T48 |
2938 |
3 |
0 |
0 |
| T49 |
0 |
3 |
0 |
0 |
| T84 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16819950 |
199446 |
0 |
0 |
| T5 |
51164 |
1170 |
0 |
0 |
| T6 |
10073 |
0 |
0 |
0 |
| T7 |
3236 |
0 |
0 |
0 |
| T8 |
2353 |
0 |
0 |
0 |
| T9 |
1885 |
0 |
0 |
0 |
| T10 |
1696 |
180 |
0 |
0 |
| T11 |
821 |
0 |
0 |
0 |
| T12 |
2634 |
13 |
0 |
0 |
| T24 |
2389 |
50 |
0 |
0 |
| T25 |
0 |
492 |
0 |
0 |
| T26 |
0 |
1224 |
0 |
0 |
| T40 |
0 |
108 |
0 |
0 |
| T48 |
2938 |
656 |
0 |
0 |
| T49 |
0 |
250 |
0 |
0 |
| T84 |
0 |
428 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16819950 |
6816583 |
0 |
0 |
| T3 |
1064 |
799 |
0 |
0 |
| T4 |
4000 |
0 |
0 |
0 |
| T5 |
51164 |
28731 |
0 |
0 |
| T6 |
10073 |
0 |
0 |
0 |
| T7 |
3236 |
0 |
0 |
0 |
| T8 |
2353 |
0 |
0 |
0 |
| T9 |
1885 |
0 |
0 |
0 |
| T10 |
1696 |
144 |
0 |
0 |
| T11 |
821 |
0 |
0 |
0 |
| T12 |
2634 |
1733 |
0 |
0 |
| T13 |
0 |
1165 |
0 |
0 |
| T24 |
0 |
565 |
0 |
0 |
| T25 |
0 |
14187 |
0 |
0 |
| T40 |
0 |
6233 |
0 |
0 |
| T48 |
0 |
851 |
0 |
0 |
| T58 |
0 |
3014 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16819950 |
199446 |
0 |
0 |
| T5 |
51164 |
1170 |
0 |
0 |
| T6 |
10073 |
0 |
0 |
0 |
| T7 |
3236 |
0 |
0 |
0 |
| T8 |
2353 |
0 |
0 |
0 |
| T9 |
1885 |
0 |
0 |
0 |
| T10 |
1696 |
180 |
0 |
0 |
| T11 |
821 |
0 |
0 |
0 |
| T12 |
2634 |
13 |
0 |
0 |
| T24 |
2389 |
50 |
0 |
0 |
| T25 |
0 |
492 |
0 |
0 |
| T26 |
0 |
1224 |
0 |
0 |
| T40 |
0 |
108 |
0 |
0 |
| T48 |
2938 |
656 |
0 |
0 |
| T49 |
0 |
250 |
0 |
0 |
| T84 |
0 |
428 |
0 |
0 |