Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T5,T10 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T10,T48,T25 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3646484 |
9864 |
0 |
0 |
T5 |
6169 |
28 |
0 |
0 |
T6 |
214 |
0 |
0 |
0 |
T7 |
1184 |
0 |
0 |
0 |
T8 |
676 |
0 |
0 |
0 |
T9 |
166 |
0 |
0 |
0 |
T10 |
621 |
0 |
0 |
0 |
T11 |
276 |
0 |
0 |
0 |
T12 |
222 |
1 |
0 |
0 |
T24 |
452 |
1 |
0 |
0 |
T25 |
0 |
35 |
0 |
0 |
T26 |
0 |
61 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T48 |
286 |
0 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T64 |
0 |
10 |
0 |
0 |
T65 |
0 |
10 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3646484 |
125440 |
0 |
0 |
T5 |
6169 |
220 |
0 |
0 |
T6 |
214 |
0 |
0 |
0 |
T7 |
1184 |
0 |
0 |
0 |
T8 |
676 |
0 |
0 |
0 |
T9 |
166 |
0 |
0 |
0 |
T10 |
621 |
49 |
0 |
0 |
T11 |
276 |
0 |
0 |
0 |
T12 |
222 |
9 |
0 |
0 |
T24 |
452 |
8 |
0 |
0 |
T25 |
0 |
720 |
0 |
0 |
T26 |
0 |
488 |
0 |
0 |
T40 |
0 |
664 |
0 |
0 |
T48 |
286 |
26 |
0 |
0 |
T49 |
0 |
37 |
0 |
0 |
T58 |
0 |
61 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3646484 |
9864 |
0 |
0 |
T5 |
6169 |
28 |
0 |
0 |
T6 |
214 |
0 |
0 |
0 |
T7 |
1184 |
0 |
0 |
0 |
T8 |
676 |
0 |
0 |
0 |
T9 |
166 |
0 |
0 |
0 |
T10 |
621 |
0 |
0 |
0 |
T11 |
276 |
0 |
0 |
0 |
T12 |
222 |
1 |
0 |
0 |
T24 |
452 |
1 |
0 |
0 |
T25 |
0 |
35 |
0 |
0 |
T26 |
0 |
61 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T48 |
286 |
0 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T64 |
0 |
10 |
0 |
0 |
T65 |
0 |
10 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3646484 |
125440 |
0 |
0 |
T5 |
6169 |
220 |
0 |
0 |
T6 |
214 |
0 |
0 |
0 |
T7 |
1184 |
0 |
0 |
0 |
T8 |
676 |
0 |
0 |
0 |
T9 |
166 |
0 |
0 |
0 |
T10 |
621 |
49 |
0 |
0 |
T11 |
276 |
0 |
0 |
0 |
T12 |
222 |
9 |
0 |
0 |
T24 |
452 |
8 |
0 |
0 |
T25 |
0 |
720 |
0 |
0 |
T26 |
0 |
488 |
0 |
0 |
T40 |
0 |
664 |
0 |
0 |
T48 |
286 |
26 |
0 |
0 |
T49 |
0 |
37 |
0 |
0 |
T58 |
0 |
61 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3646484 |
2313 |
0 |
0 |
T13 |
312 |
5 |
0 |
0 |
T20 |
267 |
0 |
0 |
0 |
T24 |
452 |
1 |
0 |
0 |
T25 |
15349 |
7 |
0 |
0 |
T26 |
0 |
23 |
0 |
0 |
T39 |
694 |
0 |
0 |
0 |
T40 |
30800 |
5 |
0 |
0 |
T42 |
152 |
0 |
0 |
0 |
T43 |
226 |
0 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
286 |
0 |
0 |
0 |
T58 |
0 |
3 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T70 |
0 |
8 |
0 |
0 |
T86 |
458 |
0 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3646484 |
9864 |
0 |
0 |
T5 |
6169 |
28 |
0 |
0 |
T6 |
214 |
0 |
0 |
0 |
T7 |
1184 |
0 |
0 |
0 |
T8 |
676 |
0 |
0 |
0 |
T9 |
166 |
0 |
0 |
0 |
T10 |
621 |
0 |
0 |
0 |
T11 |
276 |
0 |
0 |
0 |
T12 |
222 |
1 |
0 |
0 |
T24 |
452 |
1 |
0 |
0 |
T25 |
0 |
35 |
0 |
0 |
T26 |
0 |
61 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T48 |
286 |
0 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T64 |
0 |
10 |
0 |
0 |
T65 |
0 |
10 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3646484 |
125440 |
0 |
0 |
T5 |
6169 |
220 |
0 |
0 |
T6 |
214 |
0 |
0 |
0 |
T7 |
1184 |
0 |
0 |
0 |
T8 |
676 |
0 |
0 |
0 |
T9 |
166 |
0 |
0 |
0 |
T10 |
621 |
49 |
0 |
0 |
T11 |
276 |
0 |
0 |
0 |
T12 |
222 |
9 |
0 |
0 |
T24 |
452 |
8 |
0 |
0 |
T25 |
0 |
720 |
0 |
0 |
T26 |
0 |
488 |
0 |
0 |
T40 |
0 |
664 |
0 |
0 |
T48 |
286 |
26 |
0 |
0 |
T49 |
0 |
37 |
0 |
0 |
T58 |
0 |
61 |
0 |
0 |