Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T9,T14 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17390317 |
4714 |
0 |
0 |
T3 |
2422 |
1 |
0 |
0 |
T4 |
2013 |
0 |
0 |
0 |
T5 |
2106 |
1 |
0 |
0 |
T6 |
1095 |
0 |
0 |
0 |
T7 |
57356 |
27 |
0 |
0 |
T8 |
89271 |
18 |
0 |
0 |
T9 |
58032 |
27 |
0 |
0 |
T10 |
2583 |
0 |
0 |
0 |
T11 |
9793 |
0 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T36 |
0 |
22 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
3117 |
0 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17390317 |
224680 |
0 |
0 |
T3 |
2422 |
10 |
0 |
0 |
T4 |
2013 |
0 |
0 |
0 |
T5 |
2106 |
152 |
0 |
0 |
T6 |
1095 |
0 |
0 |
0 |
T7 |
57356 |
1565 |
0 |
0 |
T8 |
89271 |
1036 |
0 |
0 |
T9 |
58032 |
1862 |
0 |
0 |
T10 |
2583 |
0 |
0 |
0 |
T11 |
9793 |
0 |
0 |
0 |
T14 |
0 |
492 |
0 |
0 |
T36 |
0 |
1081 |
0 |
0 |
T37 |
0 |
159 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T39 |
3117 |
0 |
0 |
0 |
T41 |
0 |
272 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17390317 |
7175764 |
0 |
0 |
T1 |
5870 |
3307 |
0 |
0 |
T2 |
1681 |
0 |
0 |
0 |
T3 |
2422 |
1588 |
0 |
0 |
T4 |
2013 |
0 |
0 |
0 |
T5 |
2106 |
105 |
0 |
0 |
T6 |
1095 |
793 |
0 |
0 |
T7 |
57356 |
36843 |
0 |
0 |
T8 |
89271 |
35839 |
0 |
0 |
T9 |
58032 |
33932 |
0 |
0 |
T10 |
2583 |
0 |
0 |
0 |
T14 |
0 |
52057 |
0 |
0 |
T36 |
0 |
28532 |
0 |
0 |
T39 |
0 |
918 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17390317 |
224690 |
0 |
0 |
T3 |
2422 |
10 |
0 |
0 |
T4 |
2013 |
0 |
0 |
0 |
T5 |
2106 |
152 |
0 |
0 |
T6 |
1095 |
0 |
0 |
0 |
T7 |
57356 |
1565 |
0 |
0 |
T8 |
89271 |
1036 |
0 |
0 |
T9 |
58032 |
1866 |
0 |
0 |
T10 |
2583 |
0 |
0 |
0 |
T11 |
9793 |
0 |
0 |
0 |
T14 |
0 |
492 |
0 |
0 |
T36 |
0 |
1081 |
0 |
0 |
T37 |
0 |
159 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T39 |
3117 |
0 |
0 |
0 |
T41 |
0 |
272 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17390317 |
4714 |
0 |
0 |
T3 |
2422 |
1 |
0 |
0 |
T4 |
2013 |
0 |
0 |
0 |
T5 |
2106 |
1 |
0 |
0 |
T6 |
1095 |
0 |
0 |
0 |
T7 |
57356 |
27 |
0 |
0 |
T8 |
89271 |
18 |
0 |
0 |
T9 |
58032 |
27 |
0 |
0 |
T10 |
2583 |
0 |
0 |
0 |
T11 |
9793 |
0 |
0 |
0 |
T14 |
0 |
20 |
0 |
0 |
T36 |
0 |
22 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
3117 |
0 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17390317 |
224680 |
0 |
0 |
T3 |
2422 |
10 |
0 |
0 |
T4 |
2013 |
0 |
0 |
0 |
T5 |
2106 |
152 |
0 |
0 |
T6 |
1095 |
0 |
0 |
0 |
T7 |
57356 |
1565 |
0 |
0 |
T8 |
89271 |
1036 |
0 |
0 |
T9 |
58032 |
1862 |
0 |
0 |
T10 |
2583 |
0 |
0 |
0 |
T11 |
9793 |
0 |
0 |
0 |
T14 |
0 |
492 |
0 |
0 |
T36 |
0 |
1081 |
0 |
0 |
T37 |
0 |
159 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T39 |
3117 |
0 |
0 |
0 |
T41 |
0 |
272 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17390317 |
7175764 |
0 |
0 |
T1 |
5870 |
3307 |
0 |
0 |
T2 |
1681 |
0 |
0 |
0 |
T3 |
2422 |
1588 |
0 |
0 |
T4 |
2013 |
0 |
0 |
0 |
T5 |
2106 |
105 |
0 |
0 |
T6 |
1095 |
793 |
0 |
0 |
T7 |
57356 |
36843 |
0 |
0 |
T8 |
89271 |
35839 |
0 |
0 |
T9 |
58032 |
33932 |
0 |
0 |
T10 |
2583 |
0 |
0 |
0 |
T14 |
0 |
52057 |
0 |
0 |
T36 |
0 |
28532 |
0 |
0 |
T39 |
0 |
918 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17390317 |
224690 |
0 |
0 |
T3 |
2422 |
10 |
0 |
0 |
T4 |
2013 |
0 |
0 |
0 |
T5 |
2106 |
152 |
0 |
0 |
T6 |
1095 |
0 |
0 |
0 |
T7 |
57356 |
1565 |
0 |
0 |
T8 |
89271 |
1036 |
0 |
0 |
T9 |
58032 |
1866 |
0 |
0 |
T10 |
2583 |
0 |
0 |
0 |
T11 |
9793 |
0 |
0 |
0 |
T14 |
0 |
492 |
0 |
0 |
T36 |
0 |
1081 |
0 |
0 |
T37 |
0 |
159 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T39 |
3117 |
0 |
0 |
0 |
T41 |
0 |
272 |
0 |
0 |