Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T9,T14 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3276901 |
9440 |
0 |
0 |
T1 |
4341 |
10 |
0 |
0 |
T2 |
760 |
0 |
0 |
0 |
T3 |
215 |
1 |
0 |
0 |
T4 |
597 |
0 |
0 |
0 |
T5 |
375 |
0 |
0 |
0 |
T6 |
326 |
0 |
0 |
0 |
T7 |
5423 |
32 |
0 |
0 |
T8 |
9020 |
36 |
0 |
0 |
T9 |
5993 |
29 |
0 |
0 |
T10 |
756 |
0 |
0 |
0 |
T14 |
0 |
112 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T37 |
0 |
29 |
0 |
0 |
T38 |
0 |
13 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3276901 |
108558 |
0 |
0 |
T1 |
4341 |
217 |
0 |
0 |
T2 |
760 |
0 |
0 |
0 |
T3 |
215 |
7 |
0 |
0 |
T4 |
597 |
0 |
0 |
0 |
T5 |
375 |
12 |
0 |
0 |
T6 |
326 |
0 |
0 |
0 |
T7 |
5423 |
258 |
0 |
0 |
T8 |
9020 |
284 |
0 |
0 |
T9 |
5993 |
237 |
0 |
0 |
T10 |
756 |
0 |
0 |
0 |
T14 |
0 |
1423 |
0 |
0 |
T36 |
0 |
205 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3276901 |
9440 |
0 |
0 |
T1 |
4341 |
10 |
0 |
0 |
T2 |
760 |
0 |
0 |
0 |
T3 |
215 |
1 |
0 |
0 |
T4 |
597 |
0 |
0 |
0 |
T5 |
375 |
0 |
0 |
0 |
T6 |
326 |
0 |
0 |
0 |
T7 |
5423 |
32 |
0 |
0 |
T8 |
9020 |
36 |
0 |
0 |
T9 |
5993 |
29 |
0 |
0 |
T10 |
756 |
0 |
0 |
0 |
T14 |
0 |
112 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T37 |
0 |
29 |
0 |
0 |
T38 |
0 |
13 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3276901 |
108558 |
0 |
0 |
T1 |
4341 |
217 |
0 |
0 |
T2 |
760 |
0 |
0 |
0 |
T3 |
215 |
7 |
0 |
0 |
T4 |
597 |
0 |
0 |
0 |
T5 |
375 |
12 |
0 |
0 |
T6 |
326 |
0 |
0 |
0 |
T7 |
5423 |
258 |
0 |
0 |
T8 |
9020 |
284 |
0 |
0 |
T9 |
5993 |
237 |
0 |
0 |
T10 |
756 |
0 |
0 |
0 |
T14 |
0 |
1423 |
0 |
0 |
T36 |
0 |
205 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3276901 |
2005 |
0 |
0 |
T1 |
4341 |
3 |
0 |
0 |
T2 |
760 |
0 |
0 |
0 |
T3 |
215 |
0 |
0 |
0 |
T4 |
597 |
0 |
0 |
0 |
T5 |
375 |
0 |
0 |
0 |
T6 |
326 |
0 |
0 |
0 |
T7 |
5423 |
0 |
0 |
0 |
T8 |
9020 |
1 |
0 |
0 |
T9 |
5993 |
0 |
0 |
0 |
T10 |
756 |
0 |
0 |
0 |
T14 |
0 |
49 |
0 |
0 |
T21 |
0 |
30 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T37 |
0 |
27 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T74 |
0 |
7 |
0 |
0 |
T75 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3276901 |
9440 |
0 |
0 |
T1 |
4341 |
10 |
0 |
0 |
T2 |
760 |
0 |
0 |
0 |
T3 |
215 |
1 |
0 |
0 |
T4 |
597 |
0 |
0 |
0 |
T5 |
375 |
0 |
0 |
0 |
T6 |
326 |
0 |
0 |
0 |
T7 |
5423 |
32 |
0 |
0 |
T8 |
9020 |
36 |
0 |
0 |
T9 |
5993 |
29 |
0 |
0 |
T10 |
756 |
0 |
0 |
0 |
T14 |
0 |
112 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T37 |
0 |
29 |
0 |
0 |
T38 |
0 |
13 |
0 |
0 |
T39 |
0 |
2 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3276901 |
108558 |
0 |
0 |
T1 |
4341 |
217 |
0 |
0 |
T2 |
760 |
0 |
0 |
0 |
T3 |
215 |
7 |
0 |
0 |
T4 |
597 |
0 |
0 |
0 |
T5 |
375 |
12 |
0 |
0 |
T6 |
326 |
0 |
0 |
0 |
T7 |
5423 |
258 |
0 |
0 |
T8 |
9020 |
284 |
0 |
0 |
T9 |
5993 |
237 |
0 |
0 |
T10 |
756 |
0 |
0 |
0 |
T14 |
0 |
1423 |
0 |
0 |
T36 |
0 |
205 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |