Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T7,T10 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3858383 |
10181 |
0 |
0 |
| T4 |
228 |
1 |
0 |
0 |
| T5 |
263 |
0 |
0 |
0 |
| T6 |
382 |
0 |
0 |
0 |
| T7 |
6454 |
24 |
0 |
0 |
| T8 |
2313 |
8 |
0 |
0 |
| T9 |
3508 |
0 |
0 |
0 |
| T10 |
6390 |
26 |
0 |
0 |
| T11 |
27992 |
95 |
0 |
0 |
| T12 |
0 |
78 |
0 |
0 |
| T18 |
0 |
70 |
0 |
0 |
| T24 |
641 |
1 |
0 |
0 |
| T25 |
4627 |
26 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3858383 |
129101 |
0 |
0 |
| T4 |
228 |
9 |
0 |
0 |
| T5 |
263 |
0 |
0 |
0 |
| T6 |
382 |
19 |
0 |
0 |
| T7 |
6454 |
204 |
0 |
0 |
| T8 |
2313 |
71 |
0 |
0 |
| T9 |
3508 |
0 |
0 |
0 |
| T10 |
6390 |
214 |
0 |
0 |
| T11 |
27992 |
980 |
0 |
0 |
| T12 |
0 |
823 |
0 |
0 |
| T24 |
641 |
10 |
0 |
0 |
| T25 |
4627 |
226 |
0 |
0 |
| T26 |
0 |
41 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3858383 |
10181 |
0 |
0 |
| T4 |
228 |
1 |
0 |
0 |
| T5 |
263 |
0 |
0 |
0 |
| T6 |
382 |
0 |
0 |
0 |
| T7 |
6454 |
24 |
0 |
0 |
| T8 |
2313 |
8 |
0 |
0 |
| T9 |
3508 |
0 |
0 |
0 |
| T10 |
6390 |
26 |
0 |
0 |
| T11 |
27992 |
95 |
0 |
0 |
| T12 |
0 |
78 |
0 |
0 |
| T18 |
0 |
70 |
0 |
0 |
| T24 |
641 |
1 |
0 |
0 |
| T25 |
4627 |
26 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3858383 |
129101 |
0 |
0 |
| T4 |
228 |
9 |
0 |
0 |
| T5 |
263 |
0 |
0 |
0 |
| T6 |
382 |
19 |
0 |
0 |
| T7 |
6454 |
204 |
0 |
0 |
| T8 |
2313 |
71 |
0 |
0 |
| T9 |
3508 |
0 |
0 |
0 |
| T10 |
6390 |
214 |
0 |
0 |
| T11 |
27992 |
980 |
0 |
0 |
| T12 |
0 |
823 |
0 |
0 |
| T24 |
641 |
10 |
0 |
0 |
| T25 |
4627 |
226 |
0 |
0 |
| T26 |
0 |
41 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3858383 |
2305 |
0 |
0 |
| T7 |
6454 |
1 |
0 |
0 |
| T8 |
2313 |
0 |
0 |
0 |
| T9 |
3508 |
0 |
0 |
0 |
| T10 |
6390 |
0 |
0 |
0 |
| T11 |
27992 |
21 |
0 |
0 |
| T12 |
24539 |
17 |
0 |
0 |
| T18 |
21655 |
18 |
0 |
0 |
| T24 |
641 |
0 |
0 |
0 |
| T25 |
4627 |
1 |
0 |
0 |
| T26 |
988 |
3 |
0 |
0 |
| T29 |
0 |
13 |
0 |
0 |
| T32 |
0 |
10 |
0 |
0 |
| T33 |
0 |
39 |
0 |
0 |
| T71 |
0 |
13 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3858383 |
10181 |
0 |
0 |
| T4 |
228 |
1 |
0 |
0 |
| T5 |
263 |
0 |
0 |
0 |
| T6 |
382 |
0 |
0 |
0 |
| T7 |
6454 |
24 |
0 |
0 |
| T8 |
2313 |
8 |
0 |
0 |
| T9 |
3508 |
0 |
0 |
0 |
| T10 |
6390 |
26 |
0 |
0 |
| T11 |
27992 |
95 |
0 |
0 |
| T12 |
0 |
78 |
0 |
0 |
| T18 |
0 |
70 |
0 |
0 |
| T24 |
641 |
1 |
0 |
0 |
| T25 |
4627 |
26 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3858383 |
129101 |
0 |
0 |
| T4 |
228 |
9 |
0 |
0 |
| T5 |
263 |
0 |
0 |
0 |
| T6 |
382 |
19 |
0 |
0 |
| T7 |
6454 |
204 |
0 |
0 |
| T8 |
2313 |
71 |
0 |
0 |
| T9 |
3508 |
0 |
0 |
0 |
| T10 |
6390 |
214 |
0 |
0 |
| T11 |
27992 |
980 |
0 |
0 |
| T12 |
0 |
823 |
0 |
0 |
| T24 |
641 |
10 |
0 |
0 |
| T25 |
4627 |
226 |
0 |
0 |
| T26 |
0 |
41 |
0 |
0 |