Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_esc_receiver
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_esc_0/rtl/prim_esc_receiver.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_esc_rx 100.00 100.00



Module Instance : tb.dut.u_esc_rx

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.21 98.21


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_count 97.96 97.96


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_esc_receiver
TotalCoveredPercent
Totals 7 7 100.00
Total Bits 14 14 100.00
Total Bits 0->1 7 7 100.00
Total Bits 1->0 7 7 100.00

Ports 7 7 100.00
Port Bits 14 14 100.00
Port Bits 0->1 7 7 100.00
Port Bits 1->0 7 7 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T4 Yes T1,T2,T3 INPUT
esc_req_o Yes Yes T9,T11,T12 Yes T9,T11,T12 OUTPUT
esc_rx_o.resp_n Yes Yes T11,T12,T18 Yes T11,T12,T18 OUTPUT
esc_rx_o.resp_p Yes Yes T11,T12,T18 Yes T11,T12,T18 OUTPUT
esc_tx_i.esc_n Yes Yes T11,T12,T18 Yes T11,T12,T18 INPUT
esc_tx_i.esc_p Yes Yes T11,T12,T18 Yes T11,T12,T18 INPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%