Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T13,T14,T41 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3701135 |
9560 |
0 |
0 |
T3 |
977 |
3 |
0 |
0 |
T4 |
221 |
0 |
0 |
0 |
T5 |
218 |
0 |
0 |
0 |
T6 |
559 |
0 |
0 |
0 |
T7 |
120 |
0 |
0 |
0 |
T8 |
3616 |
12 |
0 |
0 |
T9 |
436 |
0 |
0 |
0 |
T10 |
718 |
3 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
71 |
0 |
0 |
T20 |
2023 |
8 |
0 |
0 |
T21 |
0 |
63 |
0 |
0 |
T36 |
0 |
41 |
0 |
0 |
T73 |
1211 |
0 |
0 |
0 |
T75 |
0 |
5 |
0 |
0 |
T77 |
0 |
4 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3701135 |
127071 |
0 |
0 |
T3 |
977 |
37 |
0 |
0 |
T4 |
221 |
0 |
0 |
0 |
T5 |
218 |
0 |
0 |
0 |
T6 |
559 |
0 |
0 |
0 |
T7 |
120 |
0 |
0 |
0 |
T8 |
3616 |
154 |
0 |
0 |
T9 |
436 |
0 |
0 |
0 |
T10 |
718 |
33 |
0 |
0 |
T13 |
0 |
554 |
0 |
0 |
T14 |
0 |
1038 |
0 |
0 |
T20 |
2023 |
71 |
0 |
0 |
T21 |
0 |
941 |
0 |
0 |
T36 |
0 |
578 |
0 |
0 |
T41 |
0 |
27 |
0 |
0 |
T73 |
1211 |
0 |
0 |
0 |
T75 |
0 |
37 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3701135 |
9560 |
0 |
0 |
T3 |
977 |
3 |
0 |
0 |
T4 |
221 |
0 |
0 |
0 |
T5 |
218 |
0 |
0 |
0 |
T6 |
559 |
0 |
0 |
0 |
T7 |
120 |
0 |
0 |
0 |
T8 |
3616 |
12 |
0 |
0 |
T9 |
436 |
0 |
0 |
0 |
T10 |
718 |
3 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
71 |
0 |
0 |
T20 |
2023 |
8 |
0 |
0 |
T21 |
0 |
63 |
0 |
0 |
T36 |
0 |
41 |
0 |
0 |
T73 |
1211 |
0 |
0 |
0 |
T75 |
0 |
5 |
0 |
0 |
T77 |
0 |
4 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3701135 |
127071 |
0 |
0 |
T3 |
977 |
37 |
0 |
0 |
T4 |
221 |
0 |
0 |
0 |
T5 |
218 |
0 |
0 |
0 |
T6 |
559 |
0 |
0 |
0 |
T7 |
120 |
0 |
0 |
0 |
T8 |
3616 |
154 |
0 |
0 |
T9 |
436 |
0 |
0 |
0 |
T10 |
718 |
33 |
0 |
0 |
T13 |
0 |
554 |
0 |
0 |
T14 |
0 |
1038 |
0 |
0 |
T20 |
2023 |
71 |
0 |
0 |
T21 |
0 |
941 |
0 |
0 |
T36 |
0 |
578 |
0 |
0 |
T41 |
0 |
27 |
0 |
0 |
T73 |
1211 |
0 |
0 |
0 |
T75 |
0 |
37 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3701135 |
2299 |
0 |
0 |
T8 |
3616 |
2 |
0 |
0 |
T9 |
436 |
0 |
0 |
0 |
T10 |
718 |
1 |
0 |
0 |
T12 |
713 |
0 |
0 |
0 |
T13 |
9540 |
17 |
0 |
0 |
T14 |
25390 |
28 |
0 |
0 |
T20 |
2023 |
0 |
0 |
0 |
T21 |
0 |
18 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T36 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T73 |
1211 |
0 |
0 |
0 |
T75 |
1235 |
1 |
0 |
0 |
T76 |
258 |
0 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3701135 |
9560 |
0 |
0 |
T3 |
977 |
3 |
0 |
0 |
T4 |
221 |
0 |
0 |
0 |
T5 |
218 |
0 |
0 |
0 |
T6 |
559 |
0 |
0 |
0 |
T7 |
120 |
0 |
0 |
0 |
T8 |
3616 |
12 |
0 |
0 |
T9 |
436 |
0 |
0 |
0 |
T10 |
718 |
3 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T14 |
0 |
71 |
0 |
0 |
T20 |
2023 |
8 |
0 |
0 |
T21 |
0 |
63 |
0 |
0 |
T36 |
0 |
41 |
0 |
0 |
T73 |
1211 |
0 |
0 |
0 |
T75 |
0 |
5 |
0 |
0 |
T77 |
0 |
4 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3701135 |
127071 |
0 |
0 |
T3 |
977 |
37 |
0 |
0 |
T4 |
221 |
0 |
0 |
0 |
T5 |
218 |
0 |
0 |
0 |
T6 |
559 |
0 |
0 |
0 |
T7 |
120 |
0 |
0 |
0 |
T8 |
3616 |
154 |
0 |
0 |
T9 |
436 |
0 |
0 |
0 |
T10 |
718 |
33 |
0 |
0 |
T13 |
0 |
554 |
0 |
0 |
T14 |
0 |
1038 |
0 |
0 |
T20 |
2023 |
71 |
0 |
0 |
T21 |
0 |
941 |
0 |
0 |
T36 |
0 |
578 |
0 |
0 |
T41 |
0 |
27 |
0 |
0 |
T73 |
1211 |
0 |
0 |
0 |
T75 |
0 |
37 |
0 |
0 |