Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11214219 |
12854 |
0 |
0 |
T1 |
34699 |
33 |
0 |
0 |
T2 |
5676 |
0 |
0 |
0 |
T3 |
25825 |
75 |
0 |
0 |
T4 |
2623 |
4 |
0 |
0 |
T5 |
3388 |
0 |
0 |
0 |
T6 |
5092 |
0 |
0 |
0 |
T7 |
2263 |
4 |
0 |
0 |
T8 |
5636 |
0 |
0 |
0 |
T9 |
53144 |
75 |
0 |
0 |
T10 |
30644 |
39 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
0 |
236 |
0 |
0 |
T23 |
0 |
34 |
0 |
0 |
T26 |
0 |
316 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11214219 |
118582 |
0 |
0 |
T1 |
34699 |
299 |
0 |
0 |
T2 |
5676 |
0 |
0 |
0 |
T3 |
25825 |
710 |
0 |
0 |
T4 |
2623 |
37 |
0 |
0 |
T5 |
3388 |
0 |
0 |
0 |
T6 |
5092 |
0 |
0 |
0 |
T7 |
2263 |
37 |
0 |
0 |
T8 |
5636 |
0 |
0 |
0 |
T9 |
53144 |
723 |
0 |
0 |
T10 |
30644 |
359 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T13 |
0 |
2145 |
0 |
0 |
T23 |
0 |
306 |
0 |
0 |
T26 |
0 |
2881 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11214219 |
6605837 |
0 |
0 |
T1 |
34699 |
22951 |
0 |
0 |
T2 |
5676 |
573 |
0 |
0 |
T3 |
25825 |
8759 |
0 |
0 |
T4 |
2623 |
1643 |
0 |
0 |
T5 |
3388 |
2767 |
0 |
0 |
T6 |
5092 |
571 |
0 |
0 |
T7 |
2263 |
1308 |
0 |
0 |
T8 |
5636 |
683 |
0 |
0 |
T9 |
53144 |
35910 |
0 |
0 |
T10 |
30644 |
22193 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11214219 |
189117 |
0 |
0 |
T1 |
34699 |
485 |
0 |
0 |
T2 |
5676 |
0 |
0 |
0 |
T3 |
25825 |
1122 |
0 |
0 |
T4 |
2623 |
44 |
0 |
0 |
T5 |
3388 |
0 |
0 |
0 |
T6 |
5092 |
0 |
0 |
0 |
T7 |
2263 |
57 |
0 |
0 |
T8 |
5636 |
0 |
0 |
0 |
T9 |
53144 |
1126 |
0 |
0 |
T10 |
30644 |
562 |
0 |
0 |
T11 |
0 |
58 |
0 |
0 |
T13 |
0 |
3367 |
0 |
0 |
T23 |
0 |
523 |
0 |
0 |
T26 |
0 |
4669 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11214219 |
12854 |
0 |
0 |
T1 |
34699 |
33 |
0 |
0 |
T2 |
5676 |
0 |
0 |
0 |
T3 |
25825 |
75 |
0 |
0 |
T4 |
2623 |
4 |
0 |
0 |
T5 |
3388 |
0 |
0 |
0 |
T6 |
5092 |
0 |
0 |
0 |
T7 |
2263 |
4 |
0 |
0 |
T8 |
5636 |
0 |
0 |
0 |
T9 |
53144 |
75 |
0 |
0 |
T10 |
30644 |
39 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
0 |
236 |
0 |
0 |
T23 |
0 |
34 |
0 |
0 |
T26 |
0 |
316 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11214219 |
118582 |
0 |
0 |
T1 |
34699 |
299 |
0 |
0 |
T2 |
5676 |
0 |
0 |
0 |
T3 |
25825 |
710 |
0 |
0 |
T4 |
2623 |
37 |
0 |
0 |
T5 |
3388 |
0 |
0 |
0 |
T6 |
5092 |
0 |
0 |
0 |
T7 |
2263 |
37 |
0 |
0 |
T8 |
5636 |
0 |
0 |
0 |
T9 |
53144 |
723 |
0 |
0 |
T10 |
30644 |
359 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T13 |
0 |
2145 |
0 |
0 |
T23 |
0 |
306 |
0 |
0 |
T26 |
0 |
2881 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11214219 |
6605837 |
0 |
0 |
T1 |
34699 |
22951 |
0 |
0 |
T2 |
5676 |
573 |
0 |
0 |
T3 |
25825 |
8759 |
0 |
0 |
T4 |
2623 |
1643 |
0 |
0 |
T5 |
3388 |
2767 |
0 |
0 |
T6 |
5092 |
571 |
0 |
0 |
T7 |
2263 |
1308 |
0 |
0 |
T8 |
5636 |
683 |
0 |
0 |
T9 |
53144 |
35910 |
0 |
0 |
T10 |
30644 |
22193 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11214219 |
189117 |
0 |
0 |
T1 |
34699 |
485 |
0 |
0 |
T2 |
5676 |
0 |
0 |
0 |
T3 |
25825 |
1122 |
0 |
0 |
T4 |
2623 |
44 |
0 |
0 |
T5 |
3388 |
0 |
0 |
0 |
T6 |
5092 |
0 |
0 |
0 |
T7 |
2263 |
57 |
0 |
0 |
T8 |
5636 |
0 |
0 |
0 |
T9 |
53144 |
1126 |
0 |
0 |
T10 |
30644 |
562 |
0 |
0 |
T11 |
0 |
58 |
0 |
0 |
T13 |
0 |
3367 |
0 |
0 |
T23 |
0 |
523 |
0 |
0 |
T26 |
0 |
4669 |
0 |
0 |