Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11779012 |
12858 |
0 |
0 |
T1 |
2584 |
8 |
0 |
0 |
T2 |
67320 |
145 |
0 |
0 |
T3 |
53349 |
75 |
0 |
0 |
T4 |
133525 |
145 |
0 |
0 |
T5 |
5075 |
0 |
0 |
0 |
T6 |
3689 |
4 |
0 |
0 |
T7 |
29422 |
39 |
0 |
0 |
T8 |
34418 |
37 |
0 |
0 |
T9 |
26046 |
75 |
0 |
0 |
T10 |
40621 |
30 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11779012 |
118524 |
0 |
0 |
T1 |
2584 |
72 |
0 |
0 |
T2 |
67320 |
1311 |
0 |
0 |
T3 |
53349 |
715 |
0 |
0 |
T4 |
133525 |
1328 |
0 |
0 |
T5 |
5075 |
0 |
0 |
0 |
T6 |
3689 |
37 |
0 |
0 |
T7 |
29422 |
353 |
0 |
0 |
T8 |
34418 |
337 |
0 |
0 |
T9 |
26046 |
718 |
0 |
0 |
T10 |
40621 |
270 |
0 |
0 |
T11 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11779012 |
7161181 |
0 |
0 |
T1 |
2584 |
1831 |
0 |
0 |
T2 |
67320 |
35215 |
0 |
0 |
T3 |
53349 |
35988 |
0 |
0 |
T4 |
133525 |
95601 |
0 |
0 |
T5 |
5075 |
565 |
0 |
0 |
T6 |
3689 |
2698 |
0 |
0 |
T7 |
29422 |
21152 |
0 |
0 |
T8 |
34418 |
23944 |
0 |
0 |
T9 |
26046 |
8727 |
0 |
0 |
T10 |
40621 |
29807 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11779012 |
189488 |
0 |
0 |
T1 |
2584 |
107 |
0 |
0 |
T2 |
67320 |
2150 |
0 |
0 |
T3 |
53349 |
1139 |
0 |
0 |
T4 |
133525 |
2092 |
0 |
0 |
T5 |
5075 |
0 |
0 |
0 |
T6 |
3689 |
67 |
0 |
0 |
T7 |
29422 |
552 |
0 |
0 |
T8 |
34418 |
532 |
0 |
0 |
T9 |
26046 |
1147 |
0 |
0 |
T10 |
40621 |
449 |
0 |
0 |
T11 |
0 |
54 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11779012 |
12858 |
0 |
0 |
T1 |
2584 |
8 |
0 |
0 |
T2 |
67320 |
145 |
0 |
0 |
T3 |
53349 |
75 |
0 |
0 |
T4 |
133525 |
145 |
0 |
0 |
T5 |
5075 |
0 |
0 |
0 |
T6 |
3689 |
4 |
0 |
0 |
T7 |
29422 |
39 |
0 |
0 |
T8 |
34418 |
37 |
0 |
0 |
T9 |
26046 |
75 |
0 |
0 |
T10 |
40621 |
30 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11779012 |
118524 |
0 |
0 |
T1 |
2584 |
72 |
0 |
0 |
T2 |
67320 |
1311 |
0 |
0 |
T3 |
53349 |
715 |
0 |
0 |
T4 |
133525 |
1328 |
0 |
0 |
T5 |
5075 |
0 |
0 |
0 |
T6 |
3689 |
37 |
0 |
0 |
T7 |
29422 |
353 |
0 |
0 |
T8 |
34418 |
337 |
0 |
0 |
T9 |
26046 |
718 |
0 |
0 |
T10 |
40621 |
270 |
0 |
0 |
T11 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11779012 |
7161181 |
0 |
0 |
T1 |
2584 |
1831 |
0 |
0 |
T2 |
67320 |
35215 |
0 |
0 |
T3 |
53349 |
35988 |
0 |
0 |
T4 |
133525 |
95601 |
0 |
0 |
T5 |
5075 |
565 |
0 |
0 |
T6 |
3689 |
2698 |
0 |
0 |
T7 |
29422 |
21152 |
0 |
0 |
T8 |
34418 |
23944 |
0 |
0 |
T9 |
26046 |
8727 |
0 |
0 |
T10 |
40621 |
29807 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11779012 |
189488 |
0 |
0 |
T1 |
2584 |
107 |
0 |
0 |
T2 |
67320 |
2150 |
0 |
0 |
T3 |
53349 |
1139 |
0 |
0 |
T4 |
133525 |
2092 |
0 |
0 |
T5 |
5075 |
0 |
0 |
0 |
T6 |
3689 |
67 |
0 |
0 |
T7 |
29422 |
552 |
0 |
0 |
T8 |
34418 |
532 |
0 |
0 |
T9 |
26046 |
1147 |
0 |
0 |
T10 |
40621 |
449 |
0 |
0 |
T11 |
0 |
54 |
0 |
0 |