Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11678716 |
13205 |
0 |
0 |
T3 |
2967 |
11 |
0 |
0 |
T4 |
5302 |
4 |
0 |
0 |
T5 |
5282 |
0 |
0 |
0 |
T6 |
26057 |
75 |
0 |
0 |
T7 |
2517 |
0 |
0 |
0 |
T8 |
5714 |
4 |
0 |
0 |
T9 |
7369 |
0 |
0 |
0 |
T10 |
2370 |
8 |
0 |
0 |
T11 |
2073 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T22 |
0 |
210 |
0 |
0 |
T23 |
0 |
281 |
0 |
0 |
T24 |
1990 |
0 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11678716 |
121949 |
0 |
0 |
T3 |
2967 |
99 |
0 |
0 |
T4 |
5302 |
38 |
0 |
0 |
T5 |
5282 |
0 |
0 |
0 |
T6 |
26057 |
708 |
0 |
0 |
T7 |
2517 |
0 |
0 |
0 |
T8 |
5714 |
38 |
0 |
0 |
T9 |
7369 |
0 |
0 |
0 |
T10 |
2370 |
72 |
0 |
0 |
T11 |
2073 |
38 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T22 |
0 |
1919 |
0 |
0 |
T23 |
0 |
2590 |
0 |
0 |
T24 |
1990 |
0 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11678716 |
7127287 |
0 |
0 |
T1 |
4100 |
615 |
0 |
0 |
T2 |
1865 |
1218 |
0 |
0 |
T3 |
2967 |
2232 |
0 |
0 |
T4 |
5302 |
4370 |
0 |
0 |
T5 |
5282 |
567 |
0 |
0 |
T6 |
26057 |
8784 |
0 |
0 |
T7 |
2517 |
701 |
0 |
0 |
T8 |
5714 |
4772 |
0 |
0 |
T9 |
7369 |
6768 |
0 |
0 |
T10 |
2370 |
1683 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11678716 |
194380 |
0 |
0 |
T3 |
2967 |
156 |
0 |
0 |
T4 |
5302 |
50 |
0 |
0 |
T5 |
5282 |
0 |
0 |
0 |
T6 |
26057 |
1124 |
0 |
0 |
T7 |
2517 |
0 |
0 |
0 |
T8 |
5714 |
59 |
0 |
0 |
T9 |
7369 |
0 |
0 |
0 |
T10 |
2370 |
113 |
0 |
0 |
T11 |
2073 |
52 |
0 |
0 |
T12 |
0 |
52 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T22 |
0 |
3034 |
0 |
0 |
T23 |
0 |
4130 |
0 |
0 |
T24 |
1990 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11678716 |
13205 |
0 |
0 |
T3 |
2967 |
11 |
0 |
0 |
T4 |
5302 |
4 |
0 |
0 |
T5 |
5282 |
0 |
0 |
0 |
T6 |
26057 |
75 |
0 |
0 |
T7 |
2517 |
0 |
0 |
0 |
T8 |
5714 |
4 |
0 |
0 |
T9 |
7369 |
0 |
0 |
0 |
T10 |
2370 |
8 |
0 |
0 |
T11 |
2073 |
4 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T22 |
0 |
210 |
0 |
0 |
T23 |
0 |
281 |
0 |
0 |
T24 |
1990 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11678716 |
121949 |
0 |
0 |
T3 |
2967 |
99 |
0 |
0 |
T4 |
5302 |
38 |
0 |
0 |
T5 |
5282 |
0 |
0 |
0 |
T6 |
26057 |
708 |
0 |
0 |
T7 |
2517 |
0 |
0 |
0 |
T8 |
5714 |
38 |
0 |
0 |
T9 |
7369 |
0 |
0 |
0 |
T10 |
2370 |
72 |
0 |
0 |
T11 |
2073 |
38 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T13 |
0 |
37 |
0 |
0 |
T22 |
0 |
1919 |
0 |
0 |
T23 |
0 |
2590 |
0 |
0 |
T24 |
1990 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11678716 |
7127287 |
0 |
0 |
T1 |
4100 |
615 |
0 |
0 |
T2 |
1865 |
1218 |
0 |
0 |
T3 |
2967 |
2232 |
0 |
0 |
T4 |
5302 |
4370 |
0 |
0 |
T5 |
5282 |
567 |
0 |
0 |
T6 |
26057 |
8784 |
0 |
0 |
T7 |
2517 |
701 |
0 |
0 |
T8 |
5714 |
4772 |
0 |
0 |
T9 |
7369 |
6768 |
0 |
0 |
T10 |
2370 |
1683 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11678716 |
194380 |
0 |
0 |
T3 |
2967 |
156 |
0 |
0 |
T4 |
5302 |
50 |
0 |
0 |
T5 |
5282 |
0 |
0 |
0 |
T6 |
26057 |
1124 |
0 |
0 |
T7 |
2517 |
0 |
0 |
0 |
T8 |
5714 |
59 |
0 |
0 |
T9 |
7369 |
0 |
0 |
0 |
T10 |
2370 |
113 |
0 |
0 |
T11 |
2073 |
52 |
0 |
0 |
T12 |
0 |
52 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T22 |
0 |
3034 |
0 |
0 |
T23 |
0 |
4130 |
0 |
0 |
T24 |
1990 |
0 |
0 |
0 |