Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12154712 |
13233 |
0 |
0 |
T1 |
2089 |
4 |
0 |
0 |
T2 |
5186 |
0 |
0 |
0 |
T3 |
36514 |
35 |
0 |
0 |
T4 |
53043 |
75 |
0 |
0 |
T5 |
2637 |
0 |
0 |
0 |
T6 |
3313 |
0 |
0 |
0 |
T7 |
2635 |
17 |
0 |
0 |
T8 |
41869 |
75 |
0 |
0 |
T9 |
151724 |
121 |
0 |
0 |
T10 |
4699 |
4 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12154712 |
122102 |
0 |
0 |
T1 |
2089 |
36 |
0 |
0 |
T2 |
5186 |
0 |
0 |
0 |
T3 |
36514 |
321 |
0 |
0 |
T4 |
53043 |
700 |
0 |
0 |
T5 |
2637 |
0 |
0 |
0 |
T6 |
3313 |
0 |
0 |
0 |
T7 |
2635 |
153 |
0 |
0 |
T8 |
41869 |
724 |
0 |
0 |
T9 |
151724 |
1102 |
0 |
0 |
T10 |
4699 |
38 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T12 |
0 |
171 |
0 |
0 |
T23 |
0 |
709 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12154712 |
7127840 |
0 |
0 |
T1 |
2089 |
1457 |
0 |
0 |
T2 |
5186 |
824 |
0 |
0 |
T3 |
36514 |
24411 |
0 |
0 |
T4 |
53043 |
35629 |
0 |
0 |
T5 |
2637 |
2013 |
0 |
0 |
T6 |
3313 |
2666 |
0 |
0 |
T7 |
2635 |
1761 |
0 |
0 |
T8 |
41869 |
24549 |
0 |
0 |
T9 |
151724 |
117716 |
0 |
0 |
T10 |
4699 |
3759 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12154712 |
194277 |
0 |
0 |
T1 |
2089 |
58 |
0 |
0 |
T2 |
5186 |
0 |
0 |
0 |
T3 |
36514 |
493 |
0 |
0 |
T4 |
53043 |
1122 |
0 |
0 |
T5 |
2637 |
0 |
0 |
0 |
T6 |
3313 |
0 |
0 |
0 |
T7 |
2635 |
247 |
0 |
0 |
T8 |
41869 |
1195 |
0 |
0 |
T9 |
151724 |
1761 |
0 |
0 |
T10 |
4699 |
60 |
0 |
0 |
T11 |
0 |
49 |
0 |
0 |
T12 |
0 |
290 |
0 |
0 |
T23 |
0 |
1139 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12154712 |
13233 |
0 |
0 |
T1 |
2089 |
4 |
0 |
0 |
T2 |
5186 |
0 |
0 |
0 |
T3 |
36514 |
35 |
0 |
0 |
T4 |
53043 |
75 |
0 |
0 |
T5 |
2637 |
0 |
0 |
0 |
T6 |
3313 |
0 |
0 |
0 |
T7 |
2635 |
17 |
0 |
0 |
T8 |
41869 |
75 |
0 |
0 |
T9 |
151724 |
121 |
0 |
0 |
T10 |
4699 |
4 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T12 |
0 |
19 |
0 |
0 |
T23 |
0 |
75 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12154712 |
122102 |
0 |
0 |
T1 |
2089 |
36 |
0 |
0 |
T2 |
5186 |
0 |
0 |
0 |
T3 |
36514 |
321 |
0 |
0 |
T4 |
53043 |
700 |
0 |
0 |
T5 |
2637 |
0 |
0 |
0 |
T6 |
3313 |
0 |
0 |
0 |
T7 |
2635 |
153 |
0 |
0 |
T8 |
41869 |
724 |
0 |
0 |
T9 |
151724 |
1102 |
0 |
0 |
T10 |
4699 |
38 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T12 |
0 |
171 |
0 |
0 |
T23 |
0 |
709 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12154712 |
7127840 |
0 |
0 |
T1 |
2089 |
1457 |
0 |
0 |
T2 |
5186 |
824 |
0 |
0 |
T3 |
36514 |
24411 |
0 |
0 |
T4 |
53043 |
35629 |
0 |
0 |
T5 |
2637 |
2013 |
0 |
0 |
T6 |
3313 |
2666 |
0 |
0 |
T7 |
2635 |
1761 |
0 |
0 |
T8 |
41869 |
24549 |
0 |
0 |
T9 |
151724 |
117716 |
0 |
0 |
T10 |
4699 |
3759 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12154712 |
194277 |
0 |
0 |
T1 |
2089 |
58 |
0 |
0 |
T2 |
5186 |
0 |
0 |
0 |
T3 |
36514 |
493 |
0 |
0 |
T4 |
53043 |
1122 |
0 |
0 |
T5 |
2637 |
0 |
0 |
0 |
T6 |
3313 |
0 |
0 |
0 |
T7 |
2635 |
247 |
0 |
0 |
T8 |
41869 |
1195 |
0 |
0 |
T9 |
151724 |
1761 |
0 |
0 |
T10 |
4699 |
60 |
0 |
0 |
T11 |
0 |
49 |
0 |
0 |
T12 |
0 |
290 |
0 |
0 |
T23 |
0 |
1139 |
0 |
0 |