Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11177150 |
13144 |
0 |
0 |
| T1 |
2413 |
4 |
0 |
0 |
| T2 |
4349 |
4 |
0 |
0 |
| T3 |
1493 |
0 |
0 |
0 |
| T4 |
17905 |
23 |
0 |
0 |
| T5 |
27910 |
34 |
0 |
0 |
| T6 |
5673 |
0 |
0 |
0 |
| T7 |
42031 |
75 |
0 |
0 |
| T8 |
4548 |
0 |
0 |
0 |
| T9 |
3686 |
0 |
0 |
0 |
| T10 |
4046 |
4 |
0 |
0 |
| T13 |
0 |
25 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11177150 |
120991 |
0 |
0 |
| T1 |
2413 |
37 |
0 |
0 |
| T2 |
4349 |
38 |
0 |
0 |
| T3 |
1493 |
0 |
0 |
0 |
| T4 |
17905 |
209 |
0 |
0 |
| T5 |
27910 |
307 |
0 |
0 |
| T6 |
5673 |
0 |
0 |
0 |
| T7 |
42031 |
702 |
0 |
0 |
| T8 |
4548 |
0 |
0 |
0 |
| T9 |
3686 |
0 |
0 |
0 |
| T10 |
4046 |
37 |
0 |
0 |
| T13 |
0 |
225 |
0 |
0 |
| T23 |
0 |
38 |
0 |
0 |
| T24 |
0 |
37 |
0 |
0 |
| T25 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11177150 |
6557662 |
0 |
0 |
| T1 |
2413 |
1481 |
0 |
0 |
| T2 |
4349 |
3393 |
0 |
0 |
| T3 |
1493 |
853 |
0 |
0 |
| T4 |
17905 |
7309 |
0 |
0 |
| T5 |
27910 |
21931 |
0 |
0 |
| T6 |
5673 |
565 |
0 |
0 |
| T7 |
42031 |
24673 |
0 |
0 |
| T8 |
4548 |
618 |
0 |
0 |
| T9 |
3686 |
963 |
0 |
0 |
| T10 |
4046 |
3082 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11177150 |
193214 |
0 |
0 |
| T1 |
2413 |
67 |
0 |
0 |
| T2 |
4349 |
74 |
0 |
0 |
| T3 |
1493 |
0 |
0 |
0 |
| T4 |
17905 |
337 |
0 |
0 |
| T5 |
27910 |
485 |
0 |
0 |
| T6 |
5673 |
0 |
0 |
0 |
| T7 |
42031 |
1072 |
0 |
0 |
| T8 |
4548 |
0 |
0 |
0 |
| T9 |
3686 |
0 |
0 |
0 |
| T10 |
4046 |
65 |
0 |
0 |
| T13 |
0 |
368 |
0 |
0 |
| T23 |
0 |
59 |
0 |
0 |
| T24 |
0 |
52 |
0 |
0 |
| T25 |
0 |
52 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11177150 |
13144 |
0 |
0 |
| T1 |
2413 |
4 |
0 |
0 |
| T2 |
4349 |
4 |
0 |
0 |
| T3 |
1493 |
0 |
0 |
0 |
| T4 |
17905 |
23 |
0 |
0 |
| T5 |
27910 |
34 |
0 |
0 |
| T6 |
5673 |
0 |
0 |
0 |
| T7 |
42031 |
75 |
0 |
0 |
| T8 |
4548 |
0 |
0 |
0 |
| T9 |
3686 |
0 |
0 |
0 |
| T10 |
4046 |
4 |
0 |
0 |
| T13 |
0 |
25 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11177150 |
120991 |
0 |
0 |
| T1 |
2413 |
37 |
0 |
0 |
| T2 |
4349 |
38 |
0 |
0 |
| T3 |
1493 |
0 |
0 |
0 |
| T4 |
17905 |
209 |
0 |
0 |
| T5 |
27910 |
307 |
0 |
0 |
| T6 |
5673 |
0 |
0 |
0 |
| T7 |
42031 |
702 |
0 |
0 |
| T8 |
4548 |
0 |
0 |
0 |
| T9 |
3686 |
0 |
0 |
0 |
| T10 |
4046 |
37 |
0 |
0 |
| T13 |
0 |
225 |
0 |
0 |
| T23 |
0 |
38 |
0 |
0 |
| T24 |
0 |
37 |
0 |
0 |
| T25 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11177150 |
6557662 |
0 |
0 |
| T1 |
2413 |
1481 |
0 |
0 |
| T2 |
4349 |
3393 |
0 |
0 |
| T3 |
1493 |
853 |
0 |
0 |
| T4 |
17905 |
7309 |
0 |
0 |
| T5 |
27910 |
21931 |
0 |
0 |
| T6 |
5673 |
565 |
0 |
0 |
| T7 |
42031 |
24673 |
0 |
0 |
| T8 |
4548 |
618 |
0 |
0 |
| T9 |
3686 |
963 |
0 |
0 |
| T10 |
4046 |
3082 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11177150 |
193214 |
0 |
0 |
| T1 |
2413 |
67 |
0 |
0 |
| T2 |
4349 |
74 |
0 |
0 |
| T3 |
1493 |
0 |
0 |
0 |
| T4 |
17905 |
337 |
0 |
0 |
| T5 |
27910 |
485 |
0 |
0 |
| T6 |
5673 |
0 |
0 |
0 |
| T7 |
42031 |
1072 |
0 |
0 |
| T8 |
4548 |
0 |
0 |
0 |
| T9 |
3686 |
0 |
0 |
0 |
| T10 |
4046 |
65 |
0 |
0 |
| T13 |
0 |
368 |
0 |
0 |
| T23 |
0 |
59 |
0 |
0 |
| T24 |
0 |
52 |
0 |
0 |
| T25 |
0 |
52 |
0 |
0 |