Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11394841 |
13363 |
0 |
0 |
T1 |
48146 |
90 |
0 |
0 |
T2 |
7033 |
0 |
0 |
0 |
T3 |
26177 |
24 |
0 |
0 |
T4 |
2284 |
4 |
0 |
0 |
T5 |
42244 |
75 |
0 |
0 |
T6 |
3330 |
4 |
0 |
0 |
T7 |
5124 |
0 |
0 |
0 |
T8 |
4210 |
0 |
0 |
0 |
T9 |
2850 |
0 |
0 |
0 |
T10 |
2156 |
0 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
14 |
0 |
0 |
T13 |
0 |
7 |
0 |
0 |
T23 |
0 |
16 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11394841 |
123183 |
0 |
0 |
T1 |
48146 |
826 |
0 |
0 |
T2 |
7033 |
0 |
0 |
0 |
T3 |
26177 |
216 |
0 |
0 |
T4 |
2284 |
37 |
0 |
0 |
T5 |
42244 |
701 |
0 |
0 |
T6 |
3330 |
38 |
0 |
0 |
T7 |
5124 |
0 |
0 |
0 |
T8 |
4210 |
0 |
0 |
0 |
T9 |
2850 |
0 |
0 |
0 |
T10 |
2156 |
0 |
0 |
0 |
T11 |
0 |
81 |
0 |
0 |
T12 |
0 |
126 |
0 |
0 |
T13 |
0 |
63 |
0 |
0 |
T23 |
0 |
150 |
0 |
0 |
T25 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11394841 |
6880483 |
0 |
0 |
T1 |
48146 |
26162 |
0 |
0 |
T2 |
7033 |
6463 |
0 |
0 |
T3 |
26177 |
17499 |
0 |
0 |
T4 |
2284 |
1308 |
0 |
0 |
T5 |
42244 |
24917 |
0 |
0 |
T6 |
3330 |
2328 |
0 |
0 |
T7 |
5124 |
607 |
0 |
0 |
T8 |
4210 |
941 |
0 |
0 |
T9 |
2850 |
2248 |
0 |
0 |
T10 |
2156 |
823 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11394841 |
197010 |
0 |
0 |
T1 |
48146 |
1278 |
0 |
0 |
T2 |
7033 |
0 |
0 |
0 |
T3 |
26177 |
370 |
0 |
0 |
T4 |
2284 |
66 |
0 |
0 |
T5 |
42244 |
1089 |
0 |
0 |
T6 |
3330 |
61 |
0 |
0 |
T7 |
5124 |
0 |
0 |
0 |
T8 |
4210 |
0 |
0 |
0 |
T9 |
2850 |
0 |
0 |
0 |
T10 |
2156 |
0 |
0 |
0 |
T11 |
0 |
136 |
0 |
0 |
T12 |
0 |
217 |
0 |
0 |
T13 |
0 |
108 |
0 |
0 |
T23 |
0 |
243 |
0 |
0 |
T25 |
0 |
66 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11394841 |
13363 |
0 |
0 |
T1 |
48146 |
90 |
0 |
0 |
T2 |
7033 |
0 |
0 |
0 |
T3 |
26177 |
24 |
0 |
0 |
T4 |
2284 |
4 |
0 |
0 |
T5 |
42244 |
75 |
0 |
0 |
T6 |
3330 |
4 |
0 |
0 |
T7 |
5124 |
0 |
0 |
0 |
T8 |
4210 |
0 |
0 |
0 |
T9 |
2850 |
0 |
0 |
0 |
T10 |
2156 |
0 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
14 |
0 |
0 |
T13 |
0 |
7 |
0 |
0 |
T23 |
0 |
16 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11394841 |
123183 |
0 |
0 |
T1 |
48146 |
826 |
0 |
0 |
T2 |
7033 |
0 |
0 |
0 |
T3 |
26177 |
216 |
0 |
0 |
T4 |
2284 |
37 |
0 |
0 |
T5 |
42244 |
701 |
0 |
0 |
T6 |
3330 |
38 |
0 |
0 |
T7 |
5124 |
0 |
0 |
0 |
T8 |
4210 |
0 |
0 |
0 |
T9 |
2850 |
0 |
0 |
0 |
T10 |
2156 |
0 |
0 |
0 |
T11 |
0 |
81 |
0 |
0 |
T12 |
0 |
126 |
0 |
0 |
T13 |
0 |
63 |
0 |
0 |
T23 |
0 |
150 |
0 |
0 |
T25 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11394841 |
6880483 |
0 |
0 |
T1 |
48146 |
26162 |
0 |
0 |
T2 |
7033 |
6463 |
0 |
0 |
T3 |
26177 |
17499 |
0 |
0 |
T4 |
2284 |
1308 |
0 |
0 |
T5 |
42244 |
24917 |
0 |
0 |
T6 |
3330 |
2328 |
0 |
0 |
T7 |
5124 |
607 |
0 |
0 |
T8 |
4210 |
941 |
0 |
0 |
T9 |
2850 |
2248 |
0 |
0 |
T10 |
2156 |
823 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11394841 |
197010 |
0 |
0 |
T1 |
48146 |
1278 |
0 |
0 |
T2 |
7033 |
0 |
0 |
0 |
T3 |
26177 |
370 |
0 |
0 |
T4 |
2284 |
66 |
0 |
0 |
T5 |
42244 |
1089 |
0 |
0 |
T6 |
3330 |
61 |
0 |
0 |
T7 |
5124 |
0 |
0 |
0 |
T8 |
4210 |
0 |
0 |
0 |
T9 |
2850 |
0 |
0 |
0 |
T10 |
2156 |
0 |
0 |
0 |
T11 |
0 |
136 |
0 |
0 |
T12 |
0 |
217 |
0 |
0 |
T13 |
0 |
108 |
0 |
0 |
T23 |
0 |
243 |
0 |
0 |
T25 |
0 |
66 |
0 |
0 |