Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12161133 |
13469 |
0 |
0 |
T1 |
26185 |
75 |
0 |
0 |
T2 |
1411 |
0 |
0 |
0 |
T3 |
39963 |
37 |
0 |
0 |
T4 |
204920 |
219 |
0 |
0 |
T5 |
221065 |
261 |
0 |
0 |
T6 |
5107 |
0 |
0 |
0 |
T7 |
4422 |
4 |
0 |
0 |
T8 |
1932 |
0 |
0 |
0 |
T9 |
42136 |
75 |
0 |
0 |
T10 |
119259 |
128 |
0 |
0 |
T11 |
0 |
174 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12161133 |
124322 |
0 |
0 |
T1 |
26185 |
715 |
0 |
0 |
T2 |
1411 |
0 |
0 |
0 |
T3 |
39963 |
335 |
0 |
0 |
T4 |
204920 |
1976 |
0 |
0 |
T5 |
221065 |
2387 |
0 |
0 |
T6 |
5107 |
0 |
0 |
0 |
T7 |
4422 |
37 |
0 |
0 |
T8 |
1932 |
0 |
0 |
0 |
T9 |
42136 |
701 |
0 |
0 |
T10 |
119259 |
1161 |
0 |
0 |
T11 |
0 |
1571 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12161133 |
6891227 |
0 |
0 |
T1 |
26185 |
8773 |
0 |
0 |
T2 |
1411 |
789 |
0 |
0 |
T3 |
39963 |
31527 |
0 |
0 |
T4 |
204920 |
144409 |
0 |
0 |
T5 |
221065 |
159999 |
0 |
0 |
T6 |
5107 |
887 |
0 |
0 |
T7 |
4422 |
3413 |
0 |
0 |
T8 |
1932 |
1341 |
0 |
0 |
T9 |
42136 |
24805 |
0 |
0 |
T10 |
119259 |
92425 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12161133 |
198591 |
0 |
0 |
T1 |
26185 |
1135 |
0 |
0 |
T2 |
1411 |
0 |
0 |
0 |
T3 |
39963 |
542 |
0 |
0 |
T4 |
204920 |
3073 |
0 |
0 |
T5 |
221065 |
3793 |
0 |
0 |
T6 |
5107 |
0 |
0 |
0 |
T7 |
4422 |
54 |
0 |
0 |
T8 |
1932 |
0 |
0 |
0 |
T9 |
42136 |
1136 |
0 |
0 |
T10 |
119259 |
1852 |
0 |
0 |
T11 |
0 |
2524 |
0 |
0 |
T12 |
0 |
117 |
0 |
0 |
T22 |
0 |
31 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12161133 |
13469 |
0 |
0 |
T1 |
26185 |
75 |
0 |
0 |
T2 |
1411 |
0 |
0 |
0 |
T3 |
39963 |
37 |
0 |
0 |
T4 |
204920 |
219 |
0 |
0 |
T5 |
221065 |
261 |
0 |
0 |
T6 |
5107 |
0 |
0 |
0 |
T7 |
4422 |
4 |
0 |
0 |
T8 |
1932 |
0 |
0 |
0 |
T9 |
42136 |
75 |
0 |
0 |
T10 |
119259 |
128 |
0 |
0 |
T11 |
0 |
174 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12161133 |
124322 |
0 |
0 |
T1 |
26185 |
715 |
0 |
0 |
T2 |
1411 |
0 |
0 |
0 |
T3 |
39963 |
335 |
0 |
0 |
T4 |
204920 |
1976 |
0 |
0 |
T5 |
221065 |
2387 |
0 |
0 |
T6 |
5107 |
0 |
0 |
0 |
T7 |
4422 |
37 |
0 |
0 |
T8 |
1932 |
0 |
0 |
0 |
T9 |
42136 |
701 |
0 |
0 |
T10 |
119259 |
1161 |
0 |
0 |
T11 |
0 |
1571 |
0 |
0 |
T12 |
0 |
72 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12161133 |
6891227 |
0 |
0 |
T1 |
26185 |
8773 |
0 |
0 |
T2 |
1411 |
789 |
0 |
0 |
T3 |
39963 |
31527 |
0 |
0 |
T4 |
204920 |
144409 |
0 |
0 |
T5 |
221065 |
159999 |
0 |
0 |
T6 |
5107 |
887 |
0 |
0 |
T7 |
4422 |
3413 |
0 |
0 |
T8 |
1932 |
1341 |
0 |
0 |
T9 |
42136 |
24805 |
0 |
0 |
T10 |
119259 |
92425 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12161133 |
198591 |
0 |
0 |
T1 |
26185 |
1135 |
0 |
0 |
T2 |
1411 |
0 |
0 |
0 |
T3 |
39963 |
542 |
0 |
0 |
T4 |
204920 |
3073 |
0 |
0 |
T5 |
221065 |
3793 |
0 |
0 |
T6 |
5107 |
0 |
0 |
0 |
T7 |
4422 |
54 |
0 |
0 |
T8 |
1932 |
0 |
0 |
0 |
T9 |
42136 |
1136 |
0 |
0 |
T10 |
119259 |
1852 |
0 |
0 |
T11 |
0 |
2524 |
0 |
0 |
T12 |
0 |
117 |
0 |
0 |
T22 |
0 |
31 |
0 |
0 |