Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1250044 |
1217724 |
0 |
0 |
selKnown1 |
172992 |
140672 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1250044 |
1217724 |
0 |
0 |
T1 |
230 |
166 |
0 |
0 |
T2 |
7595 |
7531 |
0 |
0 |
T3 |
348 |
284 |
0 |
0 |
T4 |
64 |
0 |
0 |
0 |
T5 |
19090 |
19026 |
0 |
0 |
T6 |
5853 |
5789 |
0 |
0 |
T7 |
347 |
283 |
0 |
0 |
T8 |
5853 |
5789 |
0 |
0 |
T9 |
889 |
825 |
0 |
0 |
T10 |
999 |
935 |
0 |
0 |
T11 |
0 |
79 |
0 |
0 |
T12 |
0 |
234 |
0 |
0 |
T13 |
0 |
29 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172992 |
140672 |
0 |
0 |
T2 |
1600 |
1536 |
0 |
0 |
T3 |
128 |
64 |
0 |
0 |
T4 |
64 |
0 |
0 |
0 |
T5 |
3328 |
3264 |
0 |
0 |
T6 |
64 |
0 |
0 |
0 |
T7 |
128 |
64 |
0 |
0 |
T8 |
64 |
0 |
0 |
0 |
T9 |
64 |
0 |
0 |
0 |
T10 |
64 |
0 |
0 |
0 |
T11 |
64 |
0 |
0 |
0 |
T24 |
0 |
384 |
0 |
0 |
T41 |
0 |
896 |
0 |
0 |
T69 |
0 |
448 |
0 |
0 |
T70 |
0 |
640 |
0 |
0 |
T71 |
0 |
64 |
0 |
0 |
T72 |
0 |
1728 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_lc_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.u_rst_aon_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_src.gen_rst_pd_n[0].u_rst_pd_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8416 |
7911 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8416 |
7911 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
39 |
38 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
109 |
108 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8416 |
7911 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8416 |
7911 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
39 |
38 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
109 |
108 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8416 |
7911 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8416 |
7911 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
39 |
38 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
109 |
108 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8416 |
7911 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8416 |
7911 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
39 |
38 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
109 |
108 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8416 |
7911 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8416 |
7911 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
39 |
38 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
109 |
108 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_por_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_shadowed.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21129 |
20624 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21129 |
20624 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
130 |
129 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
327 |
326 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_io_div4_shadowed.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_lc_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_sys.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21198 |
20693 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21198 |
20693 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_daon_sys_io_div4.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22122 |
21617 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22122 |
21617 |
0 |
0 |
T1 |
10 |
9 |
0 |
0 |
T2 |
140 |
139 |
0 |
0 |
T3 |
7 |
6 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
341 |
340 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_device.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22192 |
21687 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22192 |
21687 |
0 |
0 |
T1 |
6 |
5 |
0 |
0 |
T2 |
139 |
138 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
345 |
344 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22213 |
21708 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22213 |
21708 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
140 |
139 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
344 |
343 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_spi_host1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22280 |
21775 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22280 |
21775 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
141 |
140 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
343 |
342 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22277 |
21772 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22277 |
21772 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
134 |
133 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
345 |
344 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_usb_aon.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21129 |
20624 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21129 |
20624 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
130 |
129 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
327 |
326 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22375 |
21870 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22375 |
21870 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
141 |
140 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
341 |
340 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c0.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22415 |
21910 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22415 |
21910 |
0 |
0 |
T1 |
6 |
5 |
0 |
0 |
T2 |
140 |
139 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
345 |
344 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c1.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.u_rst_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
22493 |
21988 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22493 |
21988 |
0 |
0 |
T1 |
8 |
7 |
0 |
0 |
T2 |
138 |
137 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
342 |
341 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_d0_i2c2.gen_rst_chk.u_prim_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21248 |
20743 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21248 |
20743 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
131 |
130 |
0 |
0 |
T3 |
6 |
5 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
328 |
327 |
0 |
0 |
T6 |
102 |
101 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
102 |
101 |
0 |
0 |
T9 |
16 |
15 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_root_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6616 |
6111 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6616 |
6111 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
15 |
14 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
58 |
57 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_clean_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8781 |
8276 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8781 |
8276 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
39 |
38 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
109 |
108 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
8 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[0].gen_rst_por_aon_normal.u_rst_por_aon.u_rst_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8416 |
7911 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8416 |
7911 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
39 |
38 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
109 |
108 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T5,T7 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_rst_por_aon[1].gen_rst_por_domain.u_por_domain_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
8416 |
7911 |
0 |
0 |
selKnown1 |
2703 |
2198 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8416 |
7911 |
0 |
0 |
T1 |
3 |
2 |
0 |
0 |
T2 |
39 |
38 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
109 |
108 |
0 |
0 |
T6 |
27 |
26 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
27 |
26 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
26 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2703 |
2198 |
0 |
0 |
T2 |
25 |
24 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
52 |
51 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T41 |
0 |
14 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
10 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
27 |
0 |
0 |