Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T5,T7 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11228838 |
12816 |
0 |
0 |
T2 |
26013 |
75 |
0 |
0 |
T3 |
5131 |
18 |
0 |
0 |
T4 |
8772 |
0 |
0 |
0 |
T5 |
109884 |
234 |
0 |
0 |
T6 |
12029 |
0 |
0 |
0 |
T7 |
2768 |
4 |
0 |
0 |
T8 |
5275 |
0 |
0 |
0 |
T9 |
4783 |
0 |
0 |
0 |
T10 |
3287 |
0 |
0 |
0 |
T11 |
2137 |
0 |
0 |
0 |
T12 |
0 |
136 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T14 |
0 |
165 |
0 |
0 |
T23 |
0 |
32 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11228838 |
118288 |
0 |
0 |
T2 |
26013 |
714 |
0 |
0 |
T3 |
5131 |
162 |
0 |
0 |
T4 |
8772 |
0 |
0 |
0 |
T5 |
109884 |
2155 |
0 |
0 |
T6 |
12029 |
0 |
0 |
0 |
T7 |
2768 |
38 |
0 |
0 |
T8 |
5275 |
0 |
0 |
0 |
T9 |
4783 |
0 |
0 |
0 |
T10 |
3287 |
0 |
0 |
0 |
T11 |
2137 |
0 |
0 |
0 |
T12 |
0 |
1251 |
0 |
0 |
T13 |
0 |
722 |
0 |
0 |
T14 |
0 |
1519 |
0 |
0 |
T23 |
0 |
292 |
0 |
0 |
T25 |
0 |
38 |
0 |
0 |
T26 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11228838 |
6456497 |
0 |
0 |
T1 |
1461 |
812 |
0 |
0 |
T2 |
26013 |
8659 |
0 |
0 |
T3 |
5131 |
4290 |
0 |
0 |
T4 |
8772 |
8123 |
0 |
0 |
T5 |
109884 |
55876 |
0 |
0 |
T6 |
12029 |
11383 |
0 |
0 |
T7 |
2768 |
1782 |
0 |
0 |
T8 |
5275 |
573 |
0 |
0 |
T9 |
4783 |
957 |
0 |
0 |
T10 |
3287 |
780 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11228838 |
189388 |
0 |
0 |
T2 |
26013 |
1241 |
0 |
0 |
T3 |
5131 |
265 |
0 |
0 |
T4 |
8772 |
0 |
0 |
0 |
T5 |
109884 |
3461 |
0 |
0 |
T6 |
12029 |
0 |
0 |
0 |
T7 |
2768 |
64 |
0 |
0 |
T8 |
5275 |
0 |
0 |
0 |
T9 |
4783 |
0 |
0 |
0 |
T10 |
3287 |
0 |
0 |
0 |
T11 |
2137 |
0 |
0 |
0 |
T12 |
0 |
1987 |
0 |
0 |
T13 |
0 |
1115 |
0 |
0 |
T14 |
0 |
2447 |
0 |
0 |
T23 |
0 |
444 |
0 |
0 |
T25 |
0 |
67 |
0 |
0 |
T26 |
0 |
66 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11228838 |
12816 |
0 |
0 |
T2 |
26013 |
75 |
0 |
0 |
T3 |
5131 |
18 |
0 |
0 |
T4 |
8772 |
0 |
0 |
0 |
T5 |
109884 |
234 |
0 |
0 |
T6 |
12029 |
0 |
0 |
0 |
T7 |
2768 |
4 |
0 |
0 |
T8 |
5275 |
0 |
0 |
0 |
T9 |
4783 |
0 |
0 |
0 |
T10 |
3287 |
0 |
0 |
0 |
T11 |
2137 |
0 |
0 |
0 |
T12 |
0 |
136 |
0 |
0 |
T13 |
0 |
75 |
0 |
0 |
T14 |
0 |
165 |
0 |
0 |
T23 |
0 |
32 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11228838 |
118288 |
0 |
0 |
T2 |
26013 |
714 |
0 |
0 |
T3 |
5131 |
162 |
0 |
0 |
T4 |
8772 |
0 |
0 |
0 |
T5 |
109884 |
2155 |
0 |
0 |
T6 |
12029 |
0 |
0 |
0 |
T7 |
2768 |
38 |
0 |
0 |
T8 |
5275 |
0 |
0 |
0 |
T9 |
4783 |
0 |
0 |
0 |
T10 |
3287 |
0 |
0 |
0 |
T11 |
2137 |
0 |
0 |
0 |
T12 |
0 |
1251 |
0 |
0 |
T13 |
0 |
722 |
0 |
0 |
T14 |
0 |
1519 |
0 |
0 |
T23 |
0 |
292 |
0 |
0 |
T25 |
0 |
38 |
0 |
0 |
T26 |
0 |
37 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11228838 |
6456497 |
0 |
0 |
T1 |
1461 |
812 |
0 |
0 |
T2 |
26013 |
8659 |
0 |
0 |
T3 |
5131 |
4290 |
0 |
0 |
T4 |
8772 |
8123 |
0 |
0 |
T5 |
109884 |
55876 |
0 |
0 |
T6 |
12029 |
11383 |
0 |
0 |
T7 |
2768 |
1782 |
0 |
0 |
T8 |
5275 |
573 |
0 |
0 |
T9 |
4783 |
957 |
0 |
0 |
T10 |
3287 |
780 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11228838 |
189388 |
0 |
0 |
T2 |
26013 |
1241 |
0 |
0 |
T3 |
5131 |
265 |
0 |
0 |
T4 |
8772 |
0 |
0 |
0 |
T5 |
109884 |
3461 |
0 |
0 |
T6 |
12029 |
0 |
0 |
0 |
T7 |
2768 |
64 |
0 |
0 |
T8 |
5275 |
0 |
0 |
0 |
T9 |
4783 |
0 |
0 |
0 |
T10 |
3287 |
0 |
0 |
0 |
T11 |
2137 |
0 |
0 |
0 |
T12 |
0 |
1987 |
0 |
0 |
T13 |
0 |
1115 |
0 |
0 |
T14 |
0 |
2447 |
0 |
0 |
T23 |
0 |
444 |
0 |
0 |
T25 |
0 |
67 |
0 |
0 |
T26 |
0 |
66 |
0 |
0 |