Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11162868 |
12952 |
0 |
0 |
T2 |
27110 |
29 |
0 |
0 |
T3 |
5095 |
0 |
0 |
0 |
T4 |
1219 |
0 |
0 |
0 |
T5 |
4929 |
0 |
0 |
0 |
T6 |
3352 |
4 |
0 |
0 |
T7 |
7470 |
8 |
0 |
0 |
T8 |
42475 |
75 |
0 |
0 |
T9 |
3585 |
14 |
0 |
0 |
T10 |
96366 |
220 |
0 |
0 |
T11 |
2244 |
12 |
0 |
0 |
T12 |
0 |
188 |
0 |
0 |
T13 |
0 |
36 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11162868 |
119373 |
0 |
0 |
T2 |
27110 |
262 |
0 |
0 |
T3 |
5095 |
0 |
0 |
0 |
T4 |
1219 |
0 |
0 |
0 |
T5 |
4929 |
0 |
0 |
0 |
T6 |
3352 |
38 |
0 |
0 |
T7 |
7470 |
74 |
0 |
0 |
T8 |
42475 |
719 |
0 |
0 |
T9 |
3585 |
126 |
0 |
0 |
T10 |
96366 |
2018 |
0 |
0 |
T11 |
2244 |
108 |
0 |
0 |
T12 |
0 |
1699 |
0 |
0 |
T13 |
0 |
325 |
0 |
0 |
T24 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11162868 |
6224887 |
0 |
0 |
T1 |
2757 |
2178 |
0 |
0 |
T2 |
27110 |
18422 |
0 |
0 |
T3 |
5095 |
571 |
0 |
0 |
T4 |
1219 |
580 |
0 |
0 |
T5 |
4929 |
768 |
0 |
0 |
T6 |
3352 |
2358 |
0 |
0 |
T7 |
7470 |
4956 |
0 |
0 |
T8 |
42475 |
25006 |
0 |
0 |
T9 |
3585 |
2788 |
0 |
0 |
T10 |
96366 |
50719 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11162868 |
190358 |
0 |
0 |
T2 |
27110 |
400 |
0 |
0 |
T3 |
5095 |
0 |
0 |
0 |
T4 |
1219 |
0 |
0 |
0 |
T5 |
4929 |
0 |
0 |
0 |
T6 |
3352 |
58 |
0 |
0 |
T7 |
7470 |
118 |
0 |
0 |
T8 |
42475 |
1119 |
0 |
0 |
T9 |
3585 |
182 |
0 |
0 |
T10 |
96366 |
3245 |
0 |
0 |
T11 |
2244 |
174 |
0 |
0 |
T12 |
0 |
2754 |
0 |
0 |
T13 |
0 |
543 |
0 |
0 |
T24 |
0 |
43 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11162868 |
12952 |
0 |
0 |
T2 |
27110 |
29 |
0 |
0 |
T3 |
5095 |
0 |
0 |
0 |
T4 |
1219 |
0 |
0 |
0 |
T5 |
4929 |
0 |
0 |
0 |
T6 |
3352 |
4 |
0 |
0 |
T7 |
7470 |
8 |
0 |
0 |
T8 |
42475 |
75 |
0 |
0 |
T9 |
3585 |
14 |
0 |
0 |
T10 |
96366 |
220 |
0 |
0 |
T11 |
2244 |
12 |
0 |
0 |
T12 |
0 |
188 |
0 |
0 |
T13 |
0 |
36 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11162868 |
119373 |
0 |
0 |
T2 |
27110 |
262 |
0 |
0 |
T3 |
5095 |
0 |
0 |
0 |
T4 |
1219 |
0 |
0 |
0 |
T5 |
4929 |
0 |
0 |
0 |
T6 |
3352 |
38 |
0 |
0 |
T7 |
7470 |
74 |
0 |
0 |
T8 |
42475 |
719 |
0 |
0 |
T9 |
3585 |
126 |
0 |
0 |
T10 |
96366 |
2018 |
0 |
0 |
T11 |
2244 |
108 |
0 |
0 |
T12 |
0 |
1699 |
0 |
0 |
T13 |
0 |
325 |
0 |
0 |
T24 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11162868 |
6224887 |
0 |
0 |
T1 |
2757 |
2178 |
0 |
0 |
T2 |
27110 |
18422 |
0 |
0 |
T3 |
5095 |
571 |
0 |
0 |
T4 |
1219 |
580 |
0 |
0 |
T5 |
4929 |
768 |
0 |
0 |
T6 |
3352 |
2358 |
0 |
0 |
T7 |
7470 |
4956 |
0 |
0 |
T8 |
42475 |
25006 |
0 |
0 |
T9 |
3585 |
2788 |
0 |
0 |
T10 |
96366 |
50719 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11162868 |
190358 |
0 |
0 |
T2 |
27110 |
400 |
0 |
0 |
T3 |
5095 |
0 |
0 |
0 |
T4 |
1219 |
0 |
0 |
0 |
T5 |
4929 |
0 |
0 |
0 |
T6 |
3352 |
58 |
0 |
0 |
T7 |
7470 |
118 |
0 |
0 |
T8 |
42475 |
1119 |
0 |
0 |
T9 |
3585 |
182 |
0 |
0 |
T10 |
96366 |
3245 |
0 |
0 |
T11 |
2244 |
174 |
0 |
0 |
T12 |
0 |
2754 |
0 |
0 |
T13 |
0 |
543 |
0 |
0 |
T24 |
0 |
43 |
0 |
0 |