Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11208681 |
13056 |
0 |
0 |
T1 |
52829 |
75 |
0 |
0 |
T2 |
8060 |
0 |
0 |
0 |
T3 |
5378 |
4 |
0 |
0 |
T4 |
10310 |
0 |
0 |
0 |
T5 |
2523 |
0 |
0 |
0 |
T6 |
30529 |
29 |
0 |
0 |
T7 |
25972 |
75 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
52938 |
75 |
0 |
0 |
T10 |
1408 |
0 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T24 |
0 |
83 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11208681 |
120431 |
0 |
0 |
T1 |
52829 |
712 |
0 |
0 |
T2 |
8060 |
0 |
0 |
0 |
T3 |
5378 |
38 |
0 |
0 |
T4 |
10310 |
0 |
0 |
0 |
T5 |
2523 |
0 |
0 |
0 |
T6 |
30529 |
262 |
0 |
0 |
T7 |
25972 |
701 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
52938 |
708 |
0 |
0 |
T10 |
1408 |
0 |
0 |
0 |
T11 |
0 |
45 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T14 |
0 |
38 |
0 |
0 |
T24 |
0 |
760 |
0 |
0 |
T25 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11208681 |
6581637 |
0 |
0 |
T1 |
52829 |
35702 |
0 |
0 |
T2 |
8060 |
7437 |
0 |
0 |
T3 |
5378 |
4378 |
0 |
0 |
T4 |
10310 |
9712 |
0 |
0 |
T5 |
2523 |
720 |
0 |
0 |
T6 |
30529 |
23496 |
0 |
0 |
T7 |
25972 |
8711 |
0 |
0 |
T8 |
5488 |
571 |
0 |
0 |
T9 |
52938 |
35591 |
0 |
0 |
T10 |
1408 |
795 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11208681 |
192114 |
0 |
0 |
T1 |
52829 |
1087 |
0 |
0 |
T2 |
8060 |
0 |
0 |
0 |
T3 |
5378 |
62 |
0 |
0 |
T4 |
10310 |
0 |
0 |
0 |
T5 |
2523 |
0 |
0 |
0 |
T6 |
30529 |
403 |
0 |
0 |
T7 |
25972 |
1077 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
52938 |
1123 |
0 |
0 |
T10 |
1408 |
0 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T12 |
0 |
68 |
0 |
0 |
T14 |
0 |
55 |
0 |
0 |
T24 |
0 |
1220 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11208681 |
13056 |
0 |
0 |
T1 |
52829 |
75 |
0 |
0 |
T2 |
8060 |
0 |
0 |
0 |
T3 |
5378 |
4 |
0 |
0 |
T4 |
10310 |
0 |
0 |
0 |
T5 |
2523 |
0 |
0 |
0 |
T6 |
30529 |
29 |
0 |
0 |
T7 |
25972 |
75 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
52938 |
75 |
0 |
0 |
T10 |
1408 |
0 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T24 |
0 |
83 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11208681 |
120431 |
0 |
0 |
T1 |
52829 |
712 |
0 |
0 |
T2 |
8060 |
0 |
0 |
0 |
T3 |
5378 |
38 |
0 |
0 |
T4 |
10310 |
0 |
0 |
0 |
T5 |
2523 |
0 |
0 |
0 |
T6 |
30529 |
262 |
0 |
0 |
T7 |
25972 |
701 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
52938 |
708 |
0 |
0 |
T10 |
1408 |
0 |
0 |
0 |
T11 |
0 |
45 |
0 |
0 |
T12 |
0 |
37 |
0 |
0 |
T14 |
0 |
38 |
0 |
0 |
T24 |
0 |
760 |
0 |
0 |
T25 |
0 |
38 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11208681 |
6581637 |
0 |
0 |
T1 |
52829 |
35702 |
0 |
0 |
T2 |
8060 |
7437 |
0 |
0 |
T3 |
5378 |
4378 |
0 |
0 |
T4 |
10310 |
9712 |
0 |
0 |
T5 |
2523 |
720 |
0 |
0 |
T6 |
30529 |
23496 |
0 |
0 |
T7 |
25972 |
8711 |
0 |
0 |
T8 |
5488 |
571 |
0 |
0 |
T9 |
52938 |
35591 |
0 |
0 |
T10 |
1408 |
795 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
11208681 |
192114 |
0 |
0 |
T1 |
52829 |
1087 |
0 |
0 |
T2 |
8060 |
0 |
0 |
0 |
T3 |
5378 |
62 |
0 |
0 |
T4 |
10310 |
0 |
0 |
0 |
T5 |
2523 |
0 |
0 |
0 |
T6 |
30529 |
403 |
0 |
0 |
T7 |
25972 |
1077 |
0 |
0 |
T8 |
5488 |
0 |
0 |
0 |
T9 |
52938 |
1123 |
0 |
0 |
T10 |
1408 |
0 |
0 |
0 |
T11 |
0 |
68 |
0 |
0 |
T12 |
0 |
68 |
0 |
0 |
T14 |
0 |
55 |
0 |
0 |
T24 |
0 |
1220 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |